MOUSSE.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2001
  6. * James F. Dougherty (jfd@cs.stanford.edu)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. *
  28. * Configuration settings for the MOUSSE board.
  29. * See also: http://www.vooha.com/
  30. *
  31. */
  32. /* ------------------------------------------------------------------------- */
  33. /*
  34. * board/config.h - configuration options, board specific
  35. */
  36. #ifndef __CONFIG_H
  37. #define __CONFIG_H
  38. /*
  39. * High Level Configuration Options
  40. * (easy to change)
  41. */
  42. #define CONFIG_MPC824X 1
  43. #define CONFIG_MPC8240 1
  44. #define CONFIG_MOUSSE 1
  45. #define CFG_ADDR_MAP_B 1
  46. #define CONFIG_CONS_INDEX 1
  47. #define CONFIG_BAUDRATE 9600
  48. #if 1
  49. #define CONFIG_BOOTCOMMAND "tftp 100000 vmlinux.img;bootm" /* autoboot command */
  50. #else
  51. #define CONFIG_BOOTCOMMAND "bootm ffe10000"
  52. #endif
  53. #define CONFIG_BOOTARGS "console=ttyS0 root=/dev/nfs rw nfsroot=209.128.93.133:/boot nfsaddrs=209.128.93.133:209.128.93.138"
  54. #define CONFIG_BOOTDELAY 3
  55. /*
  56. * Command line configuration.
  57. */
  58. #include <config_cmd_default.h>
  59. #define CONFIG_CMD_ASKENV
  60. #define CONFIG_CMD_DATE
  61. #define CONFIG_ENV_OVERWRITE 1
  62. #define CONFIG_ETH_ADDR "00:10:18:10:00:06"
  63. #define CONFIG_DOS_PARTITION 1 /* MSDOS bootable partitiion support */
  64. #include "../board/mousse/mousse.h"
  65. /*
  66. * Miscellaneous configurable options
  67. */
  68. #undef CFG_LONGHELP /* undef to save memory */
  69. #define CFG_PROMPT "=>" /* Monitor Command Prompt */
  70. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  71. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  72. #define CFG_MAXARGS 8 /* Max number of command args */
  73. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  74. #define CFG_LOAD_ADDR 0x00100000 /* Default load address */
  75. /*-----------------------------------------------------------------------
  76. * Start addresses for the final memory configuration
  77. * (Set up by the startup code)
  78. * Please note that CFG_SDRAM_BASE _must_ start at 0
  79. */
  80. #define CFG_SDRAM_BASE 0x00000000
  81. #ifdef DEBUG
  82. #define CFG_MONITOR_BASE CFG_SDRAM_BASE
  83. #else
  84. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  85. #endif
  86. #ifdef DEBUG
  87. #define CFG_MONITOR_LEN (4 << 20) /* lots of mem ... */
  88. #else
  89. #define CFG_MONITOR_LEN (512 << 10) /* 512K PLCC bootrom */
  90. #endif
  91. #define CFG_MALLOC_LEN (2*(4096 << 10)) /* 2*4096kB for malloc() */
  92. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  93. #define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  94. #define CFG_EUMB_ADDR 0xFC000000
  95. #define CFG_ISA_MEM 0xFD000000
  96. #define CFG_ISA_IO 0xFE000000
  97. #define CFG_FLASH_BASE 0xFFF00000
  98. #define CFG_FLASH_SIZE ((uint)(512 * 1024))
  99. #define CFG_RESET_ADDRESS 0xFFF00100
  100. #define FLASH_BASE0_PRELIM 0xFFF00000 /* 512K PLCC FLASH/AM29F040*/
  101. #define FLASH_BASE0_SIZE 0x80000 /* 512K */
  102. #define FLASH_BASE1_PRELIM 0xFFE10000 /* AMD 29LV160DB
  103. 1MB - 64K FLASH0 SEG =960K
  104. (size=0xf0000)*/
  105. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  106. /*
  107. * NS16550 Configuration
  108. */
  109. #define CFG_NS16550
  110. #define CFG_NS16550_SERIAL
  111. #define CFG_NS16550_REG_SIZE 1
  112. #define CFG_NS16550_CLK 18432000
  113. #define CFG_NS16550_COM1 0xFFE08080
  114. /*-----------------------------------------------------------------------
  115. * Definitions for initial stack pointer and data area (in DPRAM)
  116. */
  117. #define CFG_INIT_RAM_ADDR CFG_SDRAM_BASE + CFG_MONITOR_LEN
  118. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  119. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  120. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  121. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. * For the detail description refer to the MPC8240 user's manual.
  127. */
  128. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  129. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2
  130. #define CFG_HZ 1000
  131. #define CFG_ETH_DEV_FN 0x00
  132. #define CFG_ETH_IOBASE 0x00104000
  133. /* Bit-field values for MCCR1.
  134. */
  135. #define CFG_ROMNAL 8
  136. #define CFG_ROMFAL 8
  137. /* Bit-field values for MCCR2.
  138. */
  139. #define CFG_REFINT 0xf5 /* Refresh interval */
  140. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
  141. */
  142. #define CFG_BSTOPRE 0x79
  143. #ifdef INCLUDE_ECC
  144. #define USE_ECC 1
  145. #else /* INCLUDE_ECC */
  146. #define USE_ECC 0
  147. #endif /* INCLUDE_ECC */
  148. /* Bit-field values for MCCR3.
  149. */
  150. #define CFG_REFREC 8 /* Refresh to activate interval */
  151. #define CFG_RDLAT (4+USE_ECC) /* Data latancy from read command */
  152. /* Bit-field values for MCCR4.
  153. */
  154. #define CFG_PRETOACT 3 /* Precharge to activate interval */
  155. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  156. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
  157. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  158. #define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
  159. #define CFG_ACTORW 2
  160. #define CFG_REGISTERD_TYPE_BUFFER (1-USE_ECC)
  161. /* Memory bank settings.
  162. * Only bits 20-29 are actually used from these vales to set the
  163. * start/end addresses. The upper two bits will always be 0, and the lower
  164. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  165. * address. Refer to the MPC8240 book.
  166. */
  167. #define CFG_RAM_SIZE 0x04000000 /* 64MB */
  168. #define CFG_BANK0_START 0x00000000
  169. #define CFG_BANK0_END (CFG_RAM_SIZE - 1)
  170. #define CFG_BANK0_ENABLE 1
  171. #define CFG_BANK1_START 0x3ff00000
  172. #define CFG_BANK1_END 0x3fffffff
  173. #define CFG_BANK1_ENABLE 0
  174. #define CFG_BANK2_START 0x3ff00000
  175. #define CFG_BANK2_END 0x3fffffff
  176. #define CFG_BANK2_ENABLE 0
  177. #define CFG_BANK3_START 0x3ff00000
  178. #define CFG_BANK3_END 0x3fffffff
  179. #define CFG_BANK3_ENABLE 0
  180. #define CFG_BANK4_START 0x3ff00000
  181. #define CFG_BANK4_END 0x3fffffff
  182. #define CFG_BANK4_ENABLE 0
  183. #define CFG_BANK5_START 0x3ff00000
  184. #define CFG_BANK5_END 0x3fffffff
  185. #define CFG_BANK5_ENABLE 0
  186. #define CFG_BANK6_START 0x3ff00000
  187. #define CFG_BANK6_END 0x3fffffff
  188. #define CFG_BANK6_ENABLE 0
  189. #define CFG_BANK7_START 0x3ff00000
  190. #define CFG_BANK7_END 0x3fffffff
  191. #define CFG_BANK7_ENABLE 0
  192. #define CFG_ODCR 0x7f
  193. #define CFG_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory
  194. see 8240 book for details*/
  195. #define PCI_MEM_SPACE1_START 0x80000000
  196. #define PCI_MEM_SPACE2_START 0xfd000000
  197. /* IBAT/DBAT Configuration */
  198. /* Ram: 64MB, starts at address-0, r/w instruction/data */
  199. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  200. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  201. #define CFG_DBAT0U CFG_IBAT0U
  202. #define CFG_DBAT0L CFG_IBAT0L
  203. /* MPLD/Port-X I/O Space : data and instruction read/write, cache-inhibit */
  204. #define CFG_IBAT1U (PORTX_DEV_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
  205. #if 0
  206. #define CFG_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 | BATL_MEMCOHERENCE |\
  207. BATL_WRITETHROUGH | BATL_CACHEINHIBIT)
  208. #else
  209. #define CFG_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 |BATL_CACHEINHIBIT)
  210. #endif
  211. #define CFG_DBAT1U CFG_IBAT1U
  212. #define CFG_DBAT1L CFG_IBAT1L
  213. /* PCI Memory region 1: 0x8XXX_XXXX PCI Mem space: EUMBAR, etc - 16MB */
  214. #define CFG_IBAT2U (PCI_MEM_SPACE1_START|BATU_BL_16M | BATU_VS | BATU_VP)
  215. #define CFG_IBAT2L (PCI_MEM_SPACE1_START|BATL_PP_10 | BATL_GUARDEDSTORAGE|BATL_CACHEINHIBIT)
  216. #define CFG_DBAT2U CFG_IBAT2U
  217. #define CFG_DBAT2L CFG_IBAT2L
  218. /* PCI Memory region 2: PCI Devices in 0xFD space */
  219. #define CFG_IBAT3U (PCI_MEM_SPACE2_START|BATU_BL_16M | BATU_VS | BATU_VP)
  220. #define CFG_IBAT3L (PCI_MEM_SPACE2_START|BATL_PP_10 | BATL_GUARDEDSTORAGE | BATL_CACHEINHIBIT)
  221. #define CFG_DBAT3U CFG_IBAT3U
  222. #define CFG_DBAT3L CFG_IBAT3L
  223. /*
  224. * For booting Linux, the board info and command line data
  225. * have to be in the first 8 MB of memory, since this is
  226. * the maximum mapped by the Linux kernel during initialization.
  227. */
  228. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  229. /*-----------------------------------------------------------------------
  230. * FLASH organization
  231. */
  232. #define CFG_MAX_FLASH_BANKS 3 /* Max number of flash banks */
  233. #define CFG_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */
  234. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  235. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  236. #if 0
  237. #define CFG_ENV_IS_IN_FLASH 1
  238. #define CFG_ENV_OFFSET 0x8000 /* Offset of the Environment Sector */
  239. #define CFG_ENV_SIZE 0x4000 /* Size of the Environment Sector */
  240. #else
  241. #define CFG_ENV_IS_IN_NVRAM 1
  242. #define CFG_ENV_ADDR NV_OFF_U_BOOT_ADDR /* PortX NVM Free addr*/
  243. #define CFG_ENV_OFFSET CFG_ENV_ADDR
  244. #define CFG_ENV_SIZE NV_U_BOOT_ENV_SIZE /* 2K */
  245. #endif
  246. /*-----------------------------------------------------------------------
  247. * Cache Configuration
  248. */
  249. #define CFG_CACHELINE_SIZE 16
  250. /*
  251. * Internal Definitions
  252. *
  253. * Boot Flags
  254. */
  255. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  256. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  257. /* Localizations */
  258. #if 0
  259. #define CONFIG_ETHADDR 0:0:0:0:1:d
  260. #define CONFIG_IPADDR 172.16.40.113
  261. #define CONFIG_SERVERIP 172.16.40.111
  262. #else
  263. #define CONFIG_ETHADDR 0:0:0:0:1:d
  264. #define CONFIG_IPADDR 209.128.93.138
  265. #define CONFIG_SERVERIP 209.128.93.133
  266. #endif
  267. /*-----------------------------------------------------------------------
  268. * PCI stuff
  269. *-----------------------------------------------------------------------
  270. */
  271. #define CONFIG_PCI /* include pci support */
  272. #undef CONFIG_PCI_PNP
  273. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  274. #define CONFIG_TULIP
  275. #endif /* __CONFIG_H */