speed.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <mpc83xx.h>
  27. #include <command.h>
  28. #include <asm/processor.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. /* ----------------------------------------------------------------- */
  31. typedef enum {
  32. _unk,
  33. _off,
  34. _byp,
  35. _x8,
  36. _x4,
  37. _x2,
  38. _x1,
  39. _1x,
  40. _1_5x,
  41. _2x,
  42. _2_5x,
  43. _3x
  44. } mult_t;
  45. typedef struct {
  46. mult_t core_csb_ratio;
  47. mult_t vco_divider;
  48. } corecnf_t;
  49. corecnf_t corecnf_tab[] = {
  50. {_byp, _byp}, /* 0x00 */
  51. {_byp, _byp}, /* 0x01 */
  52. {_byp, _byp}, /* 0x02 */
  53. {_byp, _byp}, /* 0x03 */
  54. {_byp, _byp}, /* 0x04 */
  55. {_byp, _byp}, /* 0x05 */
  56. {_byp, _byp}, /* 0x06 */
  57. {_byp, _byp}, /* 0x07 */
  58. {_1x, _x2}, /* 0x08 */
  59. {_1x, _x4}, /* 0x09 */
  60. {_1x, _x8}, /* 0x0A */
  61. {_1x, _x8}, /* 0x0B */
  62. {_1_5x, _x2}, /* 0x0C */
  63. {_1_5x, _x4}, /* 0x0D */
  64. {_1_5x, _x8}, /* 0x0E */
  65. {_1_5x, _x8}, /* 0x0F */
  66. {_2x, _x2}, /* 0x10 */
  67. {_2x, _x4}, /* 0x11 */
  68. {_2x, _x8}, /* 0x12 */
  69. {_2x, _x8}, /* 0x13 */
  70. {_2_5x, _x2}, /* 0x14 */
  71. {_2_5x, _x4}, /* 0x15 */
  72. {_2_5x, _x8}, /* 0x16 */
  73. {_2_5x, _x8}, /* 0x17 */
  74. {_3x, _x2}, /* 0x18 */
  75. {_3x, _x4}, /* 0x19 */
  76. {_3x, _x8}, /* 0x1A */
  77. {_3x, _x8}, /* 0x1B */
  78. };
  79. /* ----------------------------------------------------------------- */
  80. /*
  81. *
  82. */
  83. int get_clocks(void)
  84. {
  85. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  86. u32 pci_sync_in;
  87. u8 spmf;
  88. u8 clkin_div;
  89. u32 sccr;
  90. u32 corecnf_tab_index;
  91. u8 corepll;
  92. u32 lcrr;
  93. u32 csb_clk;
  94. #if defined(CONFIG_MPC834X) || defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  95. u32 tsec1_clk;
  96. u32 tsec2_clk;
  97. u32 usbdr_clk;
  98. #endif
  99. #ifdef CONFIG_MPC834X
  100. u32 usbmph_clk;
  101. #endif
  102. u32 core_clk;
  103. u32 i2c1_clk;
  104. #if !defined(CONFIG_MPC832X)
  105. u32 i2c2_clk;
  106. #endif
  107. #if defined(CONFIG_MPC8315)
  108. u32 tdm_clk;
  109. #endif
  110. #if defined(CONFIG_MPC837X)
  111. u32 sdhc_clk;
  112. #endif
  113. u32 enc_clk;
  114. u32 lbiu_clk;
  115. u32 lclk_clk;
  116. u32 mem_clk;
  117. #if defined(CONFIG_MPC8360)
  118. u32 mem_sec_clk;
  119. #endif
  120. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  121. u32 qepmf;
  122. u32 qepdf;
  123. u32 qe_clk;
  124. u32 brg_clk;
  125. #endif
  126. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC831X)
  127. u32 pciexp1_clk;
  128. u32 pciexp2_clk;
  129. #endif
  130. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
  131. u32 sata_clk;
  132. #endif
  133. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  134. return -1;
  135. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  136. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  137. #if defined(CONFIG_83XX_CLKIN)
  138. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  139. #else
  140. pci_sync_in = 0xDEADBEEF;
  141. #endif
  142. } else {
  143. #if defined(CONFIG_83XX_PCICLK)
  144. pci_sync_in = CONFIG_83XX_PCICLK;
  145. #else
  146. pci_sync_in = 0xDEADBEEF;
  147. #endif
  148. }
  149. spmf = ((im->reset.rcwl & HRCWL_SPMF) >> HRCWL_SPMF_SHIFT);
  150. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  151. sccr = im->clk.sccr;
  152. #if defined(CONFIG_MPC834X) || defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  153. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  154. case 0:
  155. tsec1_clk = 0;
  156. break;
  157. case 1:
  158. tsec1_clk = csb_clk;
  159. break;
  160. case 2:
  161. tsec1_clk = csb_clk / 2;
  162. break;
  163. case 3:
  164. tsec1_clk = csb_clk / 3;
  165. break;
  166. default:
  167. /* unkown SCCR_TSEC1CM value */
  168. return -2;
  169. }
  170. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  171. case 0:
  172. usbdr_clk = 0;
  173. break;
  174. case 1:
  175. usbdr_clk = csb_clk;
  176. break;
  177. case 2:
  178. usbdr_clk = csb_clk / 2;
  179. break;
  180. case 3:
  181. usbdr_clk = csb_clk / 3;
  182. break;
  183. default:
  184. /* unkown SCCR_USBDRCM value */
  185. return -3;
  186. }
  187. #endif
  188. #if defined(CONFIG_MPC834X) || defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
  189. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  190. case 0:
  191. tsec2_clk = 0;
  192. break;
  193. case 1:
  194. tsec2_clk = csb_clk;
  195. break;
  196. case 2:
  197. tsec2_clk = csb_clk / 2;
  198. break;
  199. case 3:
  200. tsec2_clk = csb_clk / 3;
  201. break;
  202. default:
  203. /* unkown SCCR_TSEC2CM value */
  204. return -4;
  205. }
  206. #elif defined(CONFIG_MPC8313)
  207. tsec2_clk = tsec1_clk;
  208. if (!(sccr & SCCR_TSEC1ON))
  209. tsec1_clk = 0;
  210. if (!(sccr & SCCR_TSEC2ON))
  211. tsec2_clk = 0;
  212. #endif
  213. #if defined(CONFIG_MPC834X)
  214. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  215. case 0:
  216. usbmph_clk = 0;
  217. break;
  218. case 1:
  219. usbmph_clk = csb_clk;
  220. break;
  221. case 2:
  222. usbmph_clk = csb_clk / 2;
  223. break;
  224. case 3:
  225. usbmph_clk = csb_clk / 3;
  226. break;
  227. default:
  228. /* unkown SCCR_USBMPHCM value */
  229. return -5;
  230. }
  231. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  232. /* if USB MPH clock is not disabled and
  233. * USB DR clock is not disabled then
  234. * USB MPH & USB DR must have the same rate
  235. */
  236. return -6;
  237. }
  238. #endif
  239. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  240. case 0:
  241. enc_clk = 0;
  242. break;
  243. case 1:
  244. enc_clk = csb_clk;
  245. break;
  246. case 2:
  247. enc_clk = csb_clk / 2;
  248. break;
  249. case 3:
  250. enc_clk = csb_clk / 3;
  251. break;
  252. default:
  253. /* unkown SCCR_ENCCM value */
  254. return -7;
  255. }
  256. #if defined(CONFIG_MPC837X)
  257. switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
  258. case 0:
  259. sdhc_clk = 0;
  260. break;
  261. case 1:
  262. sdhc_clk = csb_clk;
  263. break;
  264. case 2:
  265. sdhc_clk = csb_clk / 2;
  266. break;
  267. case 3:
  268. sdhc_clk = csb_clk / 3;
  269. break;
  270. default:
  271. /* unkown SCCR_SDHCCM value */
  272. return -8;
  273. }
  274. #endif
  275. #if defined(CONFIG_MPC8315)
  276. switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
  277. case 0:
  278. tdm_clk = 0;
  279. break;
  280. case 1:
  281. tdm_clk = csb_clk;
  282. break;
  283. case 2:
  284. tdm_clk = csb_clk / 2;
  285. break;
  286. case 3:
  287. tdm_clk = csb_clk / 3;
  288. break;
  289. default:
  290. /* unkown SCCR_TDMCM value */
  291. return -8;
  292. }
  293. #endif
  294. #if defined(CONFIG_MPC834X)
  295. i2c1_clk = tsec2_clk;
  296. #elif defined(CONFIG_MPC8360)
  297. i2c1_clk = csb_clk;
  298. #elif defined(CONFIG_MPC832X)
  299. i2c1_clk = enc_clk;
  300. #elif defined(CONFIG_MPC831X)
  301. i2c1_clk = enc_clk;
  302. #elif defined(CONFIG_MPC837X)
  303. i2c1_clk = sdhc_clk;
  304. #endif
  305. #if !defined(CONFIG_MPC832X)
  306. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  307. #endif
  308. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC831X)
  309. switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
  310. case 0:
  311. pciexp1_clk = 0;
  312. break;
  313. case 1:
  314. pciexp1_clk = csb_clk;
  315. break;
  316. case 2:
  317. pciexp1_clk = csb_clk / 2;
  318. break;
  319. case 3:
  320. pciexp1_clk = csb_clk / 3;
  321. break;
  322. default:
  323. /* unkown SCCR_PCIEXP1CM value */
  324. return -9;
  325. }
  326. switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
  327. case 0:
  328. pciexp2_clk = 0;
  329. break;
  330. case 1:
  331. pciexp2_clk = csb_clk;
  332. break;
  333. case 2:
  334. pciexp2_clk = csb_clk / 2;
  335. break;
  336. case 3:
  337. pciexp2_clk = csb_clk / 3;
  338. break;
  339. default:
  340. /* unkown SCCR_PCIEXP2CM value */
  341. return -10;
  342. }
  343. #endif
  344. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
  345. switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
  346. case 0:
  347. sata_clk = 0;
  348. break;
  349. case 1:
  350. sata_clk = csb_clk;
  351. break;
  352. case 2:
  353. sata_clk = csb_clk / 2;
  354. break;
  355. case 3:
  356. sata_clk = csb_clk / 3;
  357. break;
  358. default:
  359. /* unkown SCCR_SATACM value */
  360. return -11;
  361. }
  362. #endif
  363. lbiu_clk = csb_clk *
  364. (1 + ((im->reset.rcwl & HRCWL_LBIUCM) >> HRCWL_LBIUCM_SHIFT));
  365. lcrr = (im->lbus.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  366. switch (lcrr) {
  367. case 2:
  368. case 4:
  369. case 8:
  370. lclk_clk = lbiu_clk / lcrr;
  371. break;
  372. default:
  373. /* unknown lcrr */
  374. return -12;
  375. }
  376. mem_clk = csb_clk *
  377. (1 + ((im->reset.rcwl & HRCWL_DDRCM) >> HRCWL_DDRCM_SHIFT));
  378. corepll = (im->reset.rcwl & HRCWL_COREPLL) >> HRCWL_COREPLL_SHIFT;
  379. #if defined(CONFIG_MPC8360)
  380. mem_sec_clk = csb_clk * (1 +
  381. ((im->reset.rcwl & HRCWL_LBIUCM) >> HRCWL_LBIUCM_SHIFT));
  382. #endif
  383. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  384. if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
  385. /* corecnf_tab_index is too high, possibly worng value */
  386. return -11;
  387. }
  388. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  389. case _byp:
  390. case _x1:
  391. case _1x:
  392. core_clk = csb_clk;
  393. break;
  394. case _1_5x:
  395. core_clk = (3 * csb_clk) / 2;
  396. break;
  397. case _2x:
  398. core_clk = 2 * csb_clk;
  399. break;
  400. case _2_5x:
  401. core_clk = (5 * csb_clk) / 2;
  402. break;
  403. case _3x:
  404. core_clk = 3 * csb_clk;
  405. break;
  406. default:
  407. /* unkown core to csb ratio */
  408. return -13;
  409. }
  410. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  411. qepmf = (im->reset.rcwl & HRCWL_CEPMF) >> HRCWL_CEPMF_SHIFT;
  412. qepdf = (im->reset.rcwl & HRCWL_CEPDF) >> HRCWL_CEPDF_SHIFT;
  413. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  414. brg_clk = qe_clk / 2;
  415. #endif
  416. gd->csb_clk = csb_clk;
  417. #if defined(CONFIG_MPC834X) || defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  418. gd->tsec1_clk = tsec1_clk;
  419. gd->tsec2_clk = tsec2_clk;
  420. gd->usbdr_clk = usbdr_clk;
  421. #endif
  422. #if defined(CONFIG_MPC834X)
  423. gd->usbmph_clk = usbmph_clk;
  424. #endif
  425. #if defined(CONFIG_MPC8315)
  426. gd->tdm_clk = tdm_clk;
  427. #endif
  428. #if defined(CONFIG_MPC837X)
  429. gd->sdhc_clk = sdhc_clk;
  430. #endif
  431. gd->core_clk = core_clk;
  432. gd->i2c1_clk = i2c1_clk;
  433. #if !defined(CONFIG_MPC832X)
  434. gd->i2c2_clk = i2c2_clk;
  435. #endif
  436. gd->enc_clk = enc_clk;
  437. gd->lbiu_clk = lbiu_clk;
  438. gd->lclk_clk = lclk_clk;
  439. gd->mem_clk = mem_clk;
  440. #if defined(CONFIG_MPC8360)
  441. gd->mem_sec_clk = mem_sec_clk;
  442. #endif
  443. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  444. gd->qe_clk = qe_clk;
  445. gd->brg_clk = brg_clk;
  446. #endif
  447. #if defined(CONFIG_MPC837X)
  448. gd->pciexp1_clk = pciexp1_clk;
  449. gd->pciexp2_clk = pciexp2_clk;
  450. #endif
  451. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
  452. gd->sata_clk = sata_clk;
  453. #endif
  454. gd->pci_clk = pci_sync_in;
  455. gd->cpu_clk = gd->core_clk;
  456. gd->bus_clk = gd->csb_clk;
  457. return 0;
  458. }
  459. /********************************************
  460. * get_bus_freq
  461. * return system bus freq in Hz
  462. *********************************************/
  463. ulong get_bus_freq(ulong dummy)
  464. {
  465. return gd->csb_clk;
  466. }
  467. int do_clocks (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  468. {
  469. char buf[32];
  470. printf("Clock configuration:\n");
  471. printf(" Core: %-4s MHz\n", strmhz(buf, gd->core_clk));
  472. printf(" Coherent System Bus: %-4s MHz\n", strmhz(buf, gd->csb_clk));
  473. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  474. printf(" QE: %-4s MHz\n", strmhz(buf, gd->qe_clk));
  475. printf(" BRG: %-4s MHz\n", strmhz(buf, gd->brg_clk));
  476. #endif
  477. printf(" Local Bus Controller:%-4s MHz\n", strmhz(buf, gd->lbiu_clk));
  478. printf(" Local Bus: %-4s MHz\n", strmhz(buf, gd->lclk_clk));
  479. printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
  480. #if defined(CONFIG_MPC8360)
  481. printf(" DDR Secondary: %-4s MHz\n", strmhz(buf, gd->mem_sec_clk));
  482. #endif
  483. printf(" SEC: %-4s MHz\n", strmhz(buf, gd->enc_clk));
  484. printf(" I2C1: %-4s MHz\n", strmhz(buf, gd->i2c1_clk));
  485. #if !defined(CONFIG_MPC832X)
  486. printf(" I2C2: %-4s MHz\n", strmhz(buf, gd->i2c2_clk));
  487. #endif
  488. #if defined(CONFIG_MPC8315)
  489. printf(" TDM: %-4s MHz\n", strmhz(buf, gd->tdm_clk));
  490. #endif
  491. #if defined(CONFIG_MPC837X)
  492. printf(" SDHC: %-4s MHz\n", strmhz(buf, gd->sdhc_clk));
  493. #endif
  494. #if defined(CONFIG_MPC834X) || defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  495. printf(" TSEC1: %-4s MHz\n", strmhz(buf, gd->tsec1_clk));
  496. printf(" TSEC2: %-4s MHz\n", strmhz(buf, gd->tsec2_clk));
  497. printf(" USB DR: %-4s MHz\n", strmhz(buf, gd->usbdr_clk));
  498. #endif
  499. #if defined(CONFIG_MPC834X)
  500. printf(" USB MPH: %-4s MHz\n", strmhz(buf, gd->usbmph_clk));
  501. #endif
  502. #if defined(CONFIG_MPC837X)
  503. printf(" PCIEXP1: %-4s MHz\n", strmhz(buf, gd->pciexp1_clk));
  504. printf(" PCIEXP2: %-4s MHz\n", strmhz(buf, gd->pciexp2_clk));
  505. #endif
  506. #if defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
  507. printf(" SATA: %-4s MHz\n", strmhz(buf, gd->sata_clk));
  508. #endif
  509. return 0;
  510. }
  511. U_BOOT_CMD(clocks, 1, 0, do_clocks,
  512. "clocks - print clock configuration\n",
  513. " clocks\n"
  514. );