pxa255_idp.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Copied from lubbock.h
  10. *
  11. * (C) Copyright 2004
  12. * BEC Systems <http://bec-systems.com>
  13. * Cliff Brake <cliff.brake@gmail.com>
  14. * Configuation settings for the Accelent/Vibren PXA255 IDP
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. #include <asm/arch/pxa-regs.h>
  37. /*
  38. * If we are developing, we might want to start U-Boot from RAM
  39. * so we MUST NOT initialize critical regs like mem-timing ...
  40. */
  41. #undef CONFIG_SKIP_LOWLEVEL_INIT /* define for developing */
  42. #define CONFIG_SYS_TEXT_BASE 0x0
  43. /*
  44. * define the following to enable debug blinks. A debug blink function
  45. * must be defined in memsetup.S
  46. */
  47. #undef DEBUG_BLINK_ENABLE
  48. #undef DEBUG_BLINKC_ENABLE
  49. /*
  50. * High Level Configuration Options
  51. * (easy to change)
  52. */
  53. #define CONFIG_CPU_PXA25X 1 /* This is an PXA250 CPU */
  54. #undef CONFIG_LCD
  55. #ifdef CONFIG_LCD
  56. #define CONFIG_SHARP_LM8V31
  57. #endif
  58. #define CONFIG_MMC 1
  59. #define CONFIG_DOS_PARTITION 1
  60. #define CONFIG_BOARD_LATE_INIT
  61. /* we will never enable dcache, because we have to setup MMU first */
  62. #define CONFIG_SYS_DCACHE_OFF
  63. /*
  64. * Size of malloc() pool
  65. */
  66. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  67. /*
  68. * PXA250 IDP memory map information
  69. */
  70. #define IDP_CS5_ETH_OFFSET 0x03400000
  71. /*
  72. * Hardware drivers
  73. */
  74. #define CONFIG_SMC91111
  75. #define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
  76. #define CONFIG_SMC_USE_32_BIT 1
  77. /* #define CONFIG_SMC_USE_IOFUNCS */
  78. /* the following has to be set high -- suspect something is wrong with
  79. * with the tftp timeout routines. FIXME!!!
  80. */
  81. #define CONFIG_NET_RETRY_COUNT 100
  82. /*
  83. * select serial console configuration
  84. */
  85. #define CONFIG_PXA_SERIAL
  86. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  87. #define CONFIG_CONS_INDEX 3
  88. /* allow to overwrite serial and ethaddr */
  89. #define CONFIG_ENV_OVERWRITE
  90. #define CONFIG_BAUDRATE 115200
  91. /*
  92. * BOOTP options
  93. */
  94. #define CONFIG_BOOTP_BOOTFILESIZE
  95. #define CONFIG_BOOTP_BOOTPATH
  96. #define CONFIG_BOOTP_GATEWAY
  97. #define CONFIG_BOOTP_HOSTNAME
  98. /*
  99. * Command line configuration.
  100. */
  101. #include <config_cmd_default.h>
  102. #define CONFIG_CMD_FAT
  103. #define CONFIG_CMD_DHCP
  104. #define CONFIG_BOOTDELAY 3
  105. #define CONFIG_BOOTCOMMAND "bootm 40000"
  106. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  107. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  108. #define CONFIG_SETUP_MEMORY_TAGS 1
  109. /* #define CONFIG_INITRD_TAG 1 */
  110. /*
  111. * Current memory map for Vibren supplied Linux images:
  112. *
  113. * Flash:
  114. * 0 - 0x3ffff (size = 0x40000): bootloader
  115. * 0x40000 - 0x13ffff (size = 0x100000): kernel
  116. * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
  117. *
  118. * RAM:
  119. * 0xa0008000 - kernel is loaded
  120. * 0xa3000000 - Uboot runs (48MB into RAM)
  121. *
  122. */
  123. #define CONFIG_EXTRA_ENV_SETTINGS \
  124. "prog_boot_mmc=" \
  125. "mw.b 0xa0000000 0xff 0x40000; " \
  126. "if mmcinit && " \
  127. "fatload mmc 0 0xa0000000 u-boot.bin; " \
  128. "then " \
  129. "protect off 0x0 0x3ffff; " \
  130. "erase 0x0 0x3ffff; " \
  131. "cp.b 0xa0000000 0x0 0x40000; " \
  132. "reset;" \
  133. "fi\0" \
  134. "prog_uzImage_mmc=" \
  135. "mw.b 0xa0000000 0xff 0x100000; " \
  136. "if mmcinit && " \
  137. "fatload mmc 0 0xa0000000 uzImage; " \
  138. "then " \
  139. "protect off 0x40000 0xfffff; " \
  140. "erase 0x40000 0xfffff; " \
  141. "cp.b 0xa0000000 0x40000 0x100000; " \
  142. "fi\0" \
  143. "prog_jffs_mmc=" \
  144. "mw.b 0xa0000000 0xff 0x1e00000; " \
  145. "if mmcinit && " \
  146. "fatload mmc 0 0xa0000000 root.jffs; " \
  147. "then " \
  148. "protect off 0x140000 0x1f3ffff; " \
  149. "erase 0x140000 0x1f3ffff; " \
  150. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  151. "fi\0" \
  152. "boot_mmc=" \
  153. "if mmcinit && " \
  154. "fatload mmc 0 0xa1000000 uzImage && " \
  155. "then " \
  156. "bootm 0xa1000000; " \
  157. "fi\0" \
  158. "prog_boot_net=" \
  159. "mw.b 0xa0000000 0xff 0x100000; " \
  160. "if bootp 0xa0000000 u-boot.bin; " \
  161. "then " \
  162. "protect off 0x0 0x3ffff; " \
  163. "erase 0x0 0x3ffff; " \
  164. "cp.b 0xa0000000 0x0 0x40000; " \
  165. "reset; " \
  166. "fi\0" \
  167. "prog_uzImage_net=" \
  168. "mw.b 0xa0000000 0xff 0x100000; " \
  169. "if bootp 0xa0000000 uzImage; " \
  170. "then " \
  171. "protect off 0x40000 0xfffff; " \
  172. "erase 0x40000 0xfffff; " \
  173. "cp.b 0xa0000000 0x40000 0x100000; " \
  174. "fi\0" \
  175. "prog_jffs_net=" \
  176. "mw.b 0xa0000000 0xff 0x1e00000; " \
  177. "if bootp 0xa0000000 root.jffs; " \
  178. "then " \
  179. "protect off 0x140000 0x1f3ffff; " \
  180. "erase 0x140000 0x1f3ffff; " \
  181. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  182. "fi\0"
  183. /* "erase_env=" */
  184. /* "protect off" */
  185. #if defined(CONFIG_CMD_KGDB)
  186. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  187. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  188. #endif
  189. /*
  190. * Miscellaneous configurable options
  191. */
  192. #define CONFIG_SYS_HUSH_PARSER 1
  193. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  194. #ifdef CONFIG_SYS_HUSH_PARSER
  195. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  196. #else
  197. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  198. #endif
  199. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  200. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  201. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  202. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  203. #define CONFIG_SYS_DEVICE_NULLDEV 1
  204. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  205. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  206. #define CONFIG_SYS_LOAD_ADDR 0xa0800000 /* default load address */
  207. #define CONFIG_SYS_HZ 1000
  208. #define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  209. #define RTC 1 /* enable 32KHz osc */
  210. #ifdef CONFIG_MMC
  211. #define CONFIG_GENERIC_MMC
  212. #define CONFIG_PXA_MMC_GENERIC
  213. #define CONFIG_CMD_MMC
  214. #define CONFIG_SYS_MMC_BASE 0xF0000000
  215. #endif
  216. /*
  217. * Physical Memory Map
  218. */
  219. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  220. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  221. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  222. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  223. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  224. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  225. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  226. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  227. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  228. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  229. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  230. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  231. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  232. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  233. #define CONFIG_SYS_DRAM_BASE 0xa0000000
  234. #define CONFIG_SYS_DRAM_SIZE 0x04000000
  235. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  236. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  237. #define CONFIG_SYS_INIT_SP_ADDR 0xfffff800
  238. /*
  239. * GPIO settings
  240. */
  241. #define CONFIG_SYS_GAFR0_L_VAL 0x80001005
  242. #define CONFIG_SYS_GAFR0_U_VAL 0xa5128012
  243. #define CONFIG_SYS_GAFR1_L_VAL 0x699a9558
  244. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5aa6a
  245. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  246. #define CONFIG_SYS_GAFR2_U_VAL 0x2
  247. #define CONFIG_SYS_GPCR0_VAL 0x1800400
  248. #define CONFIG_SYS_GPCR1_VAL 0x0
  249. #define CONFIG_SYS_GPCR2_VAL 0x0
  250. #define CONFIG_SYS_GPDR0_VAL 0xc1818440
  251. #define CONFIG_SYS_GPDR1_VAL 0xfcffab82
  252. #define CONFIG_SYS_GPDR2_VAL 0x1ffff
  253. #define CONFIG_SYS_GPSR0_VAL 0x8000
  254. #define CONFIG_SYS_GPSR1_VAL 0x3f0002
  255. #define CONFIG_SYS_GPSR2_VAL 0x1c000
  256. #define CONFIG_SYS_PSSR_VAL 0x20
  257. #define CONFIG_SYS_CCCR CCCR_L27|CCCR_M2|CCCR_N10
  258. #define CONFIG_SYS_CKEN 0x0
  259. /*
  260. * Memory settings
  261. */
  262. #define CONFIG_SYS_MSC0_VAL 0x29DCA4D2
  263. #define CONFIG_SYS_MSC1_VAL 0x43AC494C
  264. #define CONFIG_SYS_MSC2_VAL 0x39D449D4
  265. #define CONFIG_SYS_MDCNFG_VAL 0x090009C9
  266. #define CONFIG_SYS_MDREFR_VAL 0x0085C017
  267. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  268. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  269. #define CONFIG_SYS_SXCNFG_VAL 0x00000000
  270. /*
  271. * PCMCIA and CF Interfaces
  272. */
  273. #define CONFIG_SYS_MECR_VAL 0x00000003
  274. #define CONFIG_SYS_MCMEM0_VAL 0x00014405
  275. #define CONFIG_SYS_MCMEM1_VAL 0x00014405
  276. #define CONFIG_SYS_MCATT0_VAL 0x00014405
  277. #define CONFIG_SYS_MCATT1_VAL 0x00014405
  278. #define CONFIG_SYS_MCIO0_VAL 0x00014405
  279. #define CONFIG_SYS_MCIO1_VAL 0x00014405
  280. /*
  281. * FLASH and environment organization
  282. */
  283. #define CONFIG_SYS_FLASH_CFI
  284. #define CONFIG_FLASH_CFI_DRIVER 1
  285. #define CONFIG_SYS_MONITOR_BASE 0
  286. #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  287. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  288. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  289. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  290. /* timeout values are in ticks */
  291. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  292. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  293. /* put cfg at end of flash for now */
  294. #define CONFIG_ENV_IS_IN_FLASH 1
  295. /* Addr of Environment Sector */
  296. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
  297. #define CONFIG_ENV_SIZE PHYS_FLASH_SECT_SIZE /* Total Size of Environment Sector */
  298. #define CONFIG_ENV_SECT_SIZE (PHYS_FLASH_SECT_SIZE / 16)
  299. #endif /* __CONFIG_H */