bf538f-ezkit.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * U-boot - Configuration file for BF538F EZ-Kit Lite board
  3. */
  4. #ifndef __CONFIG_BF538F_EZKIT_H__
  5. #define __CONFIG_BF538F_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 25000000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 21
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 4
  33. /*
  34. * Memory Settings
  35. */
  36. #define CONFIG_MEM_ADD_WDTH 10
  37. #define CONFIG_MEM_SIZE 64
  38. #define CONFIG_EBIU_SDRRC_VAL (0x03F6)
  39. #define CONFIG_EBIU_SDGCTL_VAL (SCTLE | PSS | TWR_2 | TRCD_3 | TRP_3 | TRAS_6 | PASR_ALL | CL_3)
  40. #define CONFIG_EBIU_AMGCTL_VAL (CDPRIO | AMBEN_ALL | AMCKEN)
  41. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
  42. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
  43. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  44. #define CONFIG_SYS_MALLOC_LEN (384 * 1024)
  45. /*
  46. * Network Settings
  47. */
  48. #define ADI_CMDS_NETWORK 1
  49. #define CONFIG_NET_MULTI
  50. #define CONFIG_SMC91111 1
  51. #define CONFIG_SMC91111_BASE 0x20310300
  52. #define CONFIG_HOSTNAME bf538f-ezkit
  53. /* Uncomment next line to use fixed MAC address */
  54. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  55. /*
  56. * Flash Settings
  57. */
  58. #define CONFIG_FLASH_CFI_DRIVER
  59. #define CONFIG_SYS_FLASH_BASE 0x20000000
  60. #define CONFIG_SYS_FLASH_CFI
  61. #define CONFIG_SYS_FLASH_PROTECTION
  62. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  63. #define CONFIG_SYS_MAX_FLASH_SECT 71
  64. /*
  65. * SPI Settings
  66. */
  67. #define CONFIG_BFIN_SPI
  68. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  69. #define CONFIG_SF_DEFAULT_SPEED 30000000
  70. #define CONFIG_SPI_FLASH
  71. #define CONFIG_SPI_FLASH_ATMEL
  72. #define CONFIG_SPI_FLASH_SPANSION
  73. #define CONFIG_SPI_FLASH_STMICRO
  74. #define CONFIG_SPI_FLASH_WINBOND
  75. /*
  76. * Env Storage Settings
  77. */
  78. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  79. #define CONFIG_ENV_IS_IN_SPI_FLASH
  80. #define CONFIG_ENV_OFFSET 0x4000
  81. #define CONFIG_ENV_SIZE 0x2000
  82. #define CONFIG_ENV_SECT_SIZE 0x2000
  83. #else
  84. #define CONFIG_ENV_IS_IN_FLASH
  85. #define CONFIG_ENV_OFFSET 0x4000
  86. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  87. #define CONFIG_ENV_SIZE 0x2000
  88. #define CONFIG_ENV_SECT_SIZE 0x2000
  89. #endif
  90. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
  91. #define ENV_IS_EMBEDDED
  92. #else
  93. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  94. #endif
  95. #ifdef ENV_IS_EMBEDDED
  96. /* WARNING - the following is hand-optimized to fit within
  97. * the sector before the environment sector. If it throws
  98. * an error during compilation remove an object here to get
  99. * it linked after the configuration sector.
  100. */
  101. # define LDS_BOARD_TEXT \
  102. arch/blackfin/cpu/traps.o (.text .text.*); \
  103. arch/blackfin/cpu/interrupt.o (.text .text.*); \
  104. arch/blackfin/cpu/serial.o (.text .text.*); \
  105. common/dlmalloc.o (.text .text.*); \
  106. lib/crc32.o (.text .text.*); \
  107. . = DEFINED(env_offset) ? env_offset : .; \
  108. common/env_embedded.o (.text .text.*);
  109. #endif
  110. /*
  111. * I2C Settings
  112. */
  113. #define CONFIG_BFIN_TWI_I2C 1
  114. #define CONFIG_HARD_I2C 1
  115. /*
  116. * Misc Settings
  117. */
  118. #define CONFIG_RTC_BFIN
  119. #define CONFIG_UART_CONSOLE 0
  120. /*
  121. * Pull in common ADI header for remaining command/environment setup
  122. */
  123. #include <configs/bfin_adi_common.h>
  124. #endif