bf537-pnav.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * U-boot - Configuration file for BF537 PNAV board
  3. */
  4. #ifndef __CONFIG_BF537_PNAV_H__
  5. #define __CONFIG_BF537_PNAV_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 24576000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 20
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 4
  33. /*
  34. * Memory Settings
  35. */
  36. #define CONFIG_MEM_ADD_WDTH 10
  37. #define CONFIG_MEM_SIZE 64
  38. #define CONFIG_EBIU_SDRRC_VAL 0x3b7
  39. #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
  40. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  41. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB033B0
  42. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  43. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  44. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  45. /*
  46. * Network Settings
  47. */
  48. #ifndef __ADSPBF534__
  49. #define ADI_CMDS_NETWORK 1
  50. #define CONFIG_BFIN_MAC
  51. #define CONFIG_RMII
  52. #define CONFIG_NET_MULTI 1
  53. #endif
  54. #define CONFIG_HOSTNAME bf537-pnav
  55. /* Uncomment next line to use fixed MAC address */
  56. /* #define CONFIG_ETHADDR 02:80:ad:24:21:18 */
  57. /*
  58. * Flash Settings
  59. */
  60. #define CONFIG_FLASH_CFI_DRIVER
  61. #define CONFIG_SYS_FLASH_BASE 0x20000000
  62. #define CONFIG_SYS_FLASH_CFI
  63. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  64. #define CONFIG_SYS_MAX_FLASH_SECT 71
  65. /*
  66. * SPI Settings
  67. */
  68. #define CONFIG_BFIN_SPI
  69. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  70. #define CONFIG_SF_DEFAULT_SPEED 30000000
  71. #define CONFIG_SPI_FLASH
  72. #define CONFIG_SPI_FLASH_STMICRO
  73. /*
  74. * Env Storage Settings
  75. */
  76. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  77. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  78. #define CONFIG_ENV_IS_IN_SPI_FLASH
  79. #define CONFIG_ENV_OFFSET 0x4000
  80. #else
  81. #define ENV_IS_EMBEDDED
  82. #define CONFIG_ENV_IS_IN_FLASH 1
  83. #define CONFIG_ENV_ADDR 0x20004000
  84. #define CONFIG_ENV_OFFSET 0x4000
  85. #endif
  86. #define CONFIG_ENV_SIZE 0x1000
  87. #define CONFIG_ENV_SECT_SIZE 0x2000
  88. #ifdef ENV_IS_EMBEDDED
  89. /* WARNING - the following is hand-optimized to fit within
  90. * the sector before the environment sector. If it throws
  91. * an error during compilation remove an object here to get
  92. * it linked after the configuration sector.
  93. */
  94. # define LDS_BOARD_TEXT \
  95. arch/blackfin/cpu/traps.o (.text .text.*); \
  96. arch/blackfin/cpu/interrupt.o (.text .text.*); \
  97. arch/blackfin/cpu/serial.o (.text .text.*); \
  98. common/dlmalloc.o (.text .text.*); \
  99. lib/crc32.o (.text .text.*); \
  100. . = DEFINED(env_offset) ? env_offset : .; \
  101. common/env_embedded.o (.text .text.*);
  102. #endif
  103. /*
  104. * NAND Settings
  105. */
  106. #define CONFIG_NAND_PLAT
  107. #define CONFIG_SYS_NAND_BASE 0x20100000
  108. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  109. #define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
  110. #define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
  111. #define BFIN_NAND_WRITE(addr, cmd) \
  112. do { \
  113. bfin_write8(addr, cmd); \
  114. SSYNC(); \
  115. } while (0)
  116. #define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
  117. #define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
  118. #define NAND_PLAT_GPIO_DEV_READY GPIO_PF12
  119. /*
  120. * I2C settings
  121. */
  122. #define CONFIG_BFIN_TWI_I2C 1
  123. #define CONFIG_HARD_I2C 1
  124. /*
  125. * Misc Settings
  126. */
  127. #define CONFIG_BAUDRATE 115200
  128. #define CONFIG_MISC_INIT_R
  129. #define CONFIG_RTC_BFIN
  130. #define CONFIG_UART_CONSOLE 0
  131. /* JFFS Partition offset set */
  132. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  133. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  134. /* 512k reserved for u-boot */
  135. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 15
  136. #define CONFIG_BOOTCOMMAND "run nandboot"
  137. #define CONFIG_BOOTARGS_ROOT "/dev/mtdblock1 rw rootfstype=yaffs"
  138. /*
  139. * Pull in common ADI header for remaining command/environment setup
  140. */
  141. #include <configs/bfin_adi_common.h>
  142. #endif