bf518f-ezbrd.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * U-boot - Configuration file for BF518F EZBrd board
  3. */
  4. #ifndef __CONFIG_BF518F_EZBRD_H__
  5. #define __CONFIG_BF518F_EZBRD_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 25000000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 16
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 5
  33. /*
  34. * Memory Settings
  35. */
  36. /* This board has a 64meg MT48H32M16 */
  37. #define CONFIG_MEM_ADD_WDTH 10
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_SDRRC_VAL 0x0096
  40. #define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
  41. #define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
  42. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
  43. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
  44. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  45. #define CONFIG_SYS_MALLOC_LEN (384 * 1024)
  46. /*
  47. * Network Settings
  48. */
  49. #if !defined(__ADSPBF512__) && !defined(__ADSPBF514__)
  50. #define ADI_CMDS_NETWORK 1
  51. #define CONFIG_BFIN_MAC
  52. #define CONFIG_BFIN_MAC_PINS \
  53. { \
  54. P_MII0_ETxD0, \
  55. P_MII0_ETxD1, \
  56. P_MII0_ETxD2, \
  57. P_MII0_ETxD3, \
  58. P_MII0_ETxEN, \
  59. P_MII0_TxCLK, \
  60. P_MII0_PHYINT, \
  61. P_MII0_COL, \
  62. P_MII0_ERxD0, \
  63. P_MII0_ERxD1, \
  64. P_MII0_ERxD2, \
  65. P_MII0_ERxD3, \
  66. P_MII0_ERxDV, \
  67. P_MII0_ERxCLK, \
  68. P_MII0_CRS, \
  69. P_MII0_MDC, \
  70. P_MII0_MDIO, \
  71. 0 }
  72. #define CONFIG_NETCONSOLE 1
  73. #define CONFIG_NET_MULTI 1
  74. #endif
  75. #define CONFIG_HOSTNAME bf518f-ezbrd
  76. #define CONFIG_PHY_ADDR 3
  77. /* Uncomment next line to use fixed MAC address */
  78. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  79. /*
  80. * Flash Settings
  81. */
  82. #define CONFIG_FLASH_CFI_DRIVER
  83. #define CONFIG_SYS_FLASH_BASE 0x20000000
  84. #define CONFIG_SYS_FLASH_CFI
  85. #define CONFIG_SYS_FLASH_PROTECTION
  86. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  87. #define CONFIG_SYS_MAX_FLASH_SECT 71
  88. /*
  89. * SPI Settings
  90. */
  91. #define CONFIG_BFIN_SPI
  92. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  93. #define CONFIG_SF_DEFAULT_SPEED 30000000
  94. #define CONFIG_SPI_FLASH
  95. #define CONFIG_SPI_FLASH_SST
  96. #define CONFIG_SPI_FLASH_STMICRO
  97. /*
  98. * Env Storage Settings
  99. */
  100. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  101. #define CONFIG_ENV_IS_IN_SPI_FLASH
  102. #define CONFIG_ENV_OFFSET 0x10000
  103. #define CONFIG_ENV_SIZE 0x2000
  104. #define CONFIG_ENV_SECT_SIZE 0x10000
  105. #else
  106. #define CONFIG_ENV_IS_IN_FLASH
  107. #define CONFIG_ENV_OFFSET 0x4000
  108. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  109. #define CONFIG_ENV_SIZE 0x2000
  110. #define CONFIG_ENV_SECT_SIZE 0x2000
  111. #endif
  112. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  113. /*
  114. * I2C Settings
  115. */
  116. #define CONFIG_BFIN_TWI_I2C 1
  117. #define CONFIG_HARD_I2C 1
  118. /*
  119. * SDH Settings
  120. */
  121. #if !defined(__ADSPBF512__)
  122. #define CONFIG_GENERIC_MMC
  123. #define CONFIG_MMC
  124. #define CONFIG_BFIN_SDH
  125. #endif
  126. /*
  127. * Misc Settings
  128. */
  129. #define CONFIG_BOARD_EARLY_INIT_F
  130. #define CONFIG_MISC_INIT_R
  131. #define CONFIG_RTC_BFIN
  132. #define CONFIG_UART_CONSOLE 0
  133. /*
  134. * Pull in common ADI header for remaining command/environment setup
  135. */
  136. #include <configs/bfin_adi_common.h>
  137. #endif