board.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * board.c
  3. *
  4. * Board functions for TI AM335X based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. #include "board.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  38. #ifdef CONFIG_SPL_BUILD
  39. static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  40. #endif
  41. /* MII mode defines */
  42. #define MII_MODE_ENABLE 0x0
  43. #define RGMII_MODE_ENABLE 0x3A
  44. /* GPIO that controls power to DDR on EVM-SK */
  45. #define GPIO_DDR_VTT_EN 7
  46. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  47. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  48. static inline int board_is_bone(void)
  49. {
  50. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  51. }
  52. static inline int board_is_bone_lt(void)
  53. {
  54. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_evm_sk(void)
  57. {
  58. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  59. }
  60. static inline int board_is_idk(void)
  61. {
  62. return !strncmp(header.config, "SKU#02", 6);
  63. }
  64. static int __maybe_unused board_is_gp_evm(void)
  65. {
  66. return !strncmp("A33515BB", header.name, 8);
  67. }
  68. int board_is_evm_15_or_later(void)
  69. {
  70. return (!strncmp("A33515BB", header.name, 8) &&
  71. strncmp("1.5", header.version, 3) <= 0);
  72. }
  73. /*
  74. * Read header information from EEPROM into global structure.
  75. */
  76. static int read_eeprom(void)
  77. {
  78. /* Check if baseboard eeprom is available */
  79. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  80. puts("Could not probe the EEPROM; something fundamentally "
  81. "wrong on the I2C bus.\n");
  82. return -ENODEV;
  83. }
  84. /* read the eeprom using i2c */
  85. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  86. sizeof(header))) {
  87. puts("Could not read the EEPROM; something fundamentally"
  88. " wrong on the I2C bus.\n");
  89. return -EIO;
  90. }
  91. if (header.magic != 0xEE3355AA) {
  92. /*
  93. * read the eeprom using i2c again,
  94. * but use only a 1 byte address
  95. */
  96. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  97. (uchar *)&header, sizeof(header))) {
  98. puts("Could not read the EEPROM; something "
  99. "fundamentally wrong on the I2C bus.\n");
  100. return -EIO;
  101. }
  102. if (header.magic != 0xEE3355AA) {
  103. printf("Incorrect magic number (0x%x) in EEPROM\n",
  104. header.magic);
  105. return -EINVAL;
  106. }
  107. }
  108. return 0;
  109. }
  110. /* UART Defines */
  111. #ifdef CONFIG_SPL_BUILD
  112. #define UART_RESET (0x1 << 1)
  113. #define UART_CLK_RUNNING_MASK 0x1
  114. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  115. static void rtc32k_enable(void)
  116. {
  117. struct rtc_regs *rtc = (struct rtc_regs *)RTC_BASE;
  118. /*
  119. * Unlock the RTC's registers. For more details please see the
  120. * RTC_SS section of the TRM. In order to unlock we need to
  121. * write these specific values (keys) in this order.
  122. */
  123. writel(0x83e70b13, &rtc->kick0r);
  124. writel(0x95a4f1e0, &rtc->kick1r);
  125. /* Enable the RTC 32K OSC by setting bits 3 and 6. */
  126. writel((1 << 3) | (1 << 6), &rtc->osc);
  127. }
  128. static const struct ddr_data ddr2_data = {
  129. .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
  130. (MT47H128M16RT25E_RD_DQS<<20) |
  131. (MT47H128M16RT25E_RD_DQS<<10) |
  132. (MT47H128M16RT25E_RD_DQS<<0)),
  133. .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
  134. (MT47H128M16RT25E_WR_DQS<<20) |
  135. (MT47H128M16RT25E_WR_DQS<<10) |
  136. (MT47H128M16RT25E_WR_DQS<<0)),
  137. .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
  138. (MT47H128M16RT25E_PHY_WRLVL<<20) |
  139. (MT47H128M16RT25E_PHY_WRLVL<<10) |
  140. (MT47H128M16RT25E_PHY_WRLVL<<0)),
  141. .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
  142. (MT47H128M16RT25E_PHY_GATELVL<<20) |
  143. (MT47H128M16RT25E_PHY_GATELVL<<10) |
  144. (MT47H128M16RT25E_PHY_GATELVL<<0)),
  145. .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
  146. (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
  147. (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
  148. (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
  149. .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
  150. (MT47H128M16RT25E_PHY_WR_DATA<<20) |
  151. (MT47H128M16RT25E_PHY_WR_DATA<<10) |
  152. (MT47H128M16RT25E_PHY_WR_DATA<<0)),
  153. .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
  154. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  155. };
  156. static const struct cmd_control ddr2_cmd_ctrl_data = {
  157. .cmd0csratio = MT47H128M16RT25E_RATIO,
  158. .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  159. .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  160. .cmd1csratio = MT47H128M16RT25E_RATIO,
  161. .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  162. .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  163. .cmd2csratio = MT47H128M16RT25E_RATIO,
  164. .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  165. .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  166. };
  167. static const struct emif_regs ddr2_emif_reg_data = {
  168. .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
  169. .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
  170. .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
  171. .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
  172. .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
  173. .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
  174. };
  175. static const struct ddr_data ddr3_data = {
  176. .datardsratio0 = MT41J128MJT125_RD_DQS,
  177. .datawdsratio0 = MT41J128MJT125_WR_DQS,
  178. .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
  179. .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
  180. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  181. };
  182. static const struct ddr_data ddr3_evm_data = {
  183. .datardsratio0 = MT41J512M8RH125_RD_DQS,
  184. .datawdsratio0 = MT41J512M8RH125_WR_DQS,
  185. .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
  186. .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
  187. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  188. };
  189. static const struct cmd_control ddr3_cmd_ctrl_data = {
  190. .cmd0csratio = MT41J128MJT125_RATIO,
  191. .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  192. .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
  193. .cmd1csratio = MT41J128MJT125_RATIO,
  194. .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  195. .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
  196. .cmd2csratio = MT41J128MJT125_RATIO,
  197. .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  198. .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
  199. };
  200. static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
  201. .cmd0csratio = MT41J512M8RH125_RATIO,
  202. .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  203. .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  204. .cmd1csratio = MT41J512M8RH125_RATIO,
  205. .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  206. .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  207. .cmd2csratio = MT41J512M8RH125_RATIO,
  208. .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  209. .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  210. };
  211. static struct emif_regs ddr3_emif_reg_data = {
  212. .sdram_config = MT41J128MJT125_EMIF_SDCFG,
  213. .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
  214. .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
  215. .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
  216. .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
  217. .zq_config = MT41J128MJT125_ZQ_CFG,
  218. .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
  219. PHY_EN_DYN_PWRDN,
  220. };
  221. static struct emif_regs ddr3_evm_emif_reg_data = {
  222. .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
  223. .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
  224. .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
  225. .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
  226. .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
  227. .zq_config = MT41J512M8RH125_ZQ_CFG,
  228. .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
  229. PHY_EN_DYN_PWRDN,
  230. };
  231. #endif
  232. /*
  233. * early system init of muxing and clocks.
  234. */
  235. void s_init(void)
  236. {
  237. /* WDT1 is already running when the bootloader gets control
  238. * Disable it to avoid "random" resets
  239. */
  240. writel(0xAAAA, &wdtimer->wdtwspr);
  241. while (readl(&wdtimer->wdtwwps) != 0x0)
  242. ;
  243. writel(0x5555, &wdtimer->wdtwspr);
  244. while (readl(&wdtimer->wdtwwps) != 0x0)
  245. ;
  246. #ifdef CONFIG_SPL_BUILD
  247. /* Setup the PLLs and the clocks for the peripherals */
  248. pll_init();
  249. /* Enable RTC32K clock */
  250. rtc32k_enable();
  251. /* UART softreset */
  252. u32 regVal;
  253. #ifdef CONFIG_SERIAL1
  254. enable_uart0_pin_mux();
  255. #endif /* CONFIG_SERIAL1 */
  256. #ifdef CONFIG_SERIAL2
  257. enable_uart1_pin_mux();
  258. #endif /* CONFIG_SERIAL2 */
  259. #ifdef CONFIG_SERIAL3
  260. enable_uart2_pin_mux();
  261. #endif /* CONFIG_SERIAL3 */
  262. #ifdef CONFIG_SERIAL4
  263. enable_uart3_pin_mux();
  264. #endif /* CONFIG_SERIAL4 */
  265. #ifdef CONFIG_SERIAL5
  266. enable_uart4_pin_mux();
  267. #endif /* CONFIG_SERIAL5 */
  268. #ifdef CONFIG_SERIAL6
  269. enable_uart5_pin_mux();
  270. #endif /* CONFIG_SERIAL6 */
  271. regVal = readl(&uart_base->uartsyscfg);
  272. regVal |= UART_RESET;
  273. writel(regVal, &uart_base->uartsyscfg);
  274. while ((readl(&uart_base->uartsyssts) &
  275. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  276. ;
  277. /* Disable smart idle */
  278. regVal = readl(&uart_base->uartsyscfg);
  279. regVal |= UART_SMART_IDLE_EN;
  280. writel(regVal, &uart_base->uartsyscfg);
  281. gd = &gdata;
  282. preloader_console_init();
  283. /* Initalize the board header */
  284. enable_i2c0_pin_mux();
  285. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  286. if (read_eeprom() < 0)
  287. puts("Could not get board ID.\n");
  288. enable_board_pin_mux(&header);
  289. if (board_is_evm_sk()) {
  290. /*
  291. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  292. * This is safe enough to do on older revs.
  293. */
  294. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  295. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  296. }
  297. if (board_is_evm_sk() || board_is_bone_lt())
  298. config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
  299. &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data);
  300. else if (board_is_evm_15_or_later())
  301. config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data,
  302. &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data);
  303. else
  304. config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
  305. &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data);
  306. #endif
  307. }
  308. /*
  309. * Basic board specific setup. Pinmux has been handled already.
  310. */
  311. int board_init(void)
  312. {
  313. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  314. if (read_eeprom() < 0)
  315. puts("Could not get board ID.\n");
  316. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  317. gpmc_init();
  318. return 0;
  319. }
  320. #ifdef CONFIG_BOARD_LATE_INIT
  321. int board_late_init(void)
  322. {
  323. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  324. char safe_string[HDR_NAME_LEN + 1];
  325. /* Now set variables based on the header. */
  326. strncpy(safe_string, (char *)header.name, sizeof(header.name));
  327. safe_string[sizeof(header.name)] = 0;
  328. setenv("board_name", safe_string);
  329. strncpy(safe_string, (char *)header.version, sizeof(header.version));
  330. safe_string[sizeof(header.version)] = 0;
  331. setenv("board_rev", safe_string);
  332. #endif
  333. return 0;
  334. }
  335. #endif
  336. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  337. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  338. static void cpsw_control(int enabled)
  339. {
  340. /* VTP can be added here */
  341. return;
  342. }
  343. static struct cpsw_slave_data cpsw_slaves[] = {
  344. {
  345. .slave_reg_ofs = 0x208,
  346. .sliver_reg_ofs = 0xd80,
  347. .phy_id = 0,
  348. },
  349. {
  350. .slave_reg_ofs = 0x308,
  351. .sliver_reg_ofs = 0xdc0,
  352. .phy_id = 1,
  353. },
  354. };
  355. static struct cpsw_platform_data cpsw_data = {
  356. .mdio_base = CPSW_MDIO_BASE,
  357. .cpsw_base = CPSW_BASE,
  358. .mdio_div = 0xff,
  359. .channels = 8,
  360. .cpdma_reg_ofs = 0x800,
  361. .slaves = 1,
  362. .slave_data = cpsw_slaves,
  363. .ale_reg_ofs = 0xd00,
  364. .ale_entries = 1024,
  365. .host_port_reg_ofs = 0x108,
  366. .hw_stats_reg_ofs = 0x900,
  367. .mac_control = (1 << 5),
  368. .control = cpsw_control,
  369. .host_port_num = 0,
  370. .version = CPSW_CTRL_VERSION_2,
  371. };
  372. #endif
  373. #if defined(CONFIG_DRIVER_TI_CPSW) || \
  374. (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET))
  375. int board_eth_init(bd_t *bis)
  376. {
  377. int rv, n = 0;
  378. uint8_t mac_addr[6];
  379. uint32_t mac_hi, mac_lo;
  380. /* try reading mac address from efuse */
  381. mac_lo = readl(&cdev->macid0l);
  382. mac_hi = readl(&cdev->macid0h);
  383. mac_addr[0] = mac_hi & 0xFF;
  384. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  385. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  386. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  387. mac_addr[4] = mac_lo & 0xFF;
  388. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  389. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  390. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  391. if (!getenv("ethaddr")) {
  392. printf("<ethaddr> not set. Validating first E-fuse MAC\n");
  393. if (is_valid_ether_addr(mac_addr))
  394. eth_setenv_enetaddr("ethaddr", mac_addr);
  395. }
  396. if (board_is_bone() || board_is_bone_lt() || board_is_idk()) {
  397. writel(MII_MODE_ENABLE, &cdev->miisel);
  398. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  399. PHY_INTERFACE_MODE_MII;
  400. } else {
  401. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  402. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  403. PHY_INTERFACE_MODE_RGMII;
  404. }
  405. rv = cpsw_register(&cpsw_data);
  406. if (rv < 0)
  407. printf("Error %d registering CPSW switch\n", rv);
  408. else
  409. n += rv;
  410. /*
  411. *
  412. * CPSW RGMII Internal Delay Mode is not supported in all PVT
  413. * operating points. So we must set the TX clock delay feature
  414. * in the AR8051 PHY. Since we only support a single ethernet
  415. * device in U-Boot, we only do this for the first instance.
  416. */
  417. #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
  418. #define AR8051_PHY_DEBUG_DATA_REG 0x1e
  419. #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
  420. #define AR8051_RGMII_TX_CLK_DLY 0x100
  421. if (board_is_evm_sk() || board_is_gp_evm()) {
  422. const char *devname;
  423. devname = miiphy_get_current_dev();
  424. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
  425. AR8051_DEBUG_RGMII_CLK_DLY_REG);
  426. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
  427. AR8051_RGMII_TX_CLK_DLY);
  428. }
  429. #endif
  430. #if defined(CONFIG_USB_ETHER) && \
  431. (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
  432. if (is_valid_ether_addr(mac_addr))
  433. eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
  434. rv = usb_eth_initialize(bis);
  435. if (rv < 0)
  436. printf("Error %d registering USB_ETHER\n", rv);
  437. else
  438. n += rv;
  439. #endif
  440. return n;
  441. }
  442. #endif