apollon.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * (C) Copyright 2005-2008
  3. * Samsung Electronics,
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. *
  6. * Configuration settings for the 2420 Samsung Apollon board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  32. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  33. #define CONFIG_OMAP2420 1 /* which is in a 2420 */
  34. #define CONFIG_OMAP2420_APOLLON 1
  35. #define CONFIG_APOLLON 1
  36. #define CONFIG_APOLLON_PLUS 1 /* If you have apollon plus 1.x */
  37. /* Clock config to target*/
  38. #define PRCM_CONFIG_I 1
  39. /* #define PRCM_CONFIG_II 1 */
  40. /* Boot method */
  41. /* uncomment if you use NOR boot */
  42. /* #define CONFIG_SYS_NOR_BOOT 1 */
  43. /* uncomment if you use NOR on CS3 */
  44. /* #define CONFIG_SYS_USE_NOR 1 */
  45. #ifdef CONFIG_SYS_NOR_BOOT
  46. #undef CONFIG_SYS_USE_NOR
  47. #define CONFIG_SYS_USE_NOR 1
  48. #endif
  49. /* uncommnet if you want to use UBI */
  50. #define CONFIG_SYS_USE_UBI
  51. #include <asm/arch/omap2420.h> /* get chip and board defs */
  52. #define V_SCLK 12000000
  53. /* input clock of PLL */
  54. /* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
  55. #define CONFIG_SYS_CLK_FREQ V_SCLK
  56. #undef CONFIG_USE_IRQ /* no support for IRQs */
  57. #define CONFIG_MISC_INIT_R
  58. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  59. #define CONFIG_SETUP_MEMORY_TAGS 1
  60. #define CONFIG_INITRD_TAG 1
  61. #define CONFIG_REVISION_TAG 1
  62. /*
  63. * Size of malloc() pool
  64. */
  65. #define CONFIG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
  66. #define CONFIG_ENV_SIZE_FLEX SZ_256K
  67. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_1M)
  68. /*
  69. * Hardware drivers
  70. */
  71. /*
  72. * SMC91c96 Etherent
  73. */
  74. #define CONFIG_LAN91C96
  75. #define CONFIG_LAN91C96_BASE (APOLLON_CS1_BASE+0x300)
  76. #define CONFIG_LAN91C96_EXT_PHY
  77. /*
  78. * NS16550 Configuration
  79. */
  80. #define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
  81. #define CONFIG_SYS_NS16550
  82. #define CONFIG_SYS_NS16550_SERIAL
  83. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  84. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
  85. #define CONFIG_SYS_NS16550_COM1 OMAP2420_UART1
  86. /*
  87. * select serial console configuration
  88. */
  89. #define CONFIG_SERIAL1 1 /* UART1 on H4 */
  90. /* allow to overwrite serial and ethaddr */
  91. #define CONFIG_ENV_OVERWRITE
  92. #define CONFIG_CONS_INDEX 1
  93. #define CONFIG_BAUDRATE 115200
  94. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  95. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  96. #include <config_cmd_default.h>
  97. #define CONFIG_CMD_DHCP
  98. #define CONFIG_CMD_DIAG
  99. #define CONFIG_CMD_ONENAND
  100. #ifdef CONFIG_SYS_USE_UBI
  101. #define CONFIG_CMD_JFFS2
  102. #define CONFIG_CMD_UBI
  103. #define CONFIG_RBTREE
  104. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  105. #define CONFIG_MTD_PARTITIONS
  106. #endif
  107. #undef CONFIG_CMD_SOURCE
  108. #ifndef CONFIG_SYS_USE_NOR
  109. # undef CONFIG_CMD_FLASH
  110. # undef CONFIG_CMD_IMLS
  111. #endif
  112. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
  113. #define CONFIG_BOOTDELAY 1
  114. #define CONFIG_NETMASK 255.255.255.0
  115. #define CONFIG_IPADDR 192.168.116.25
  116. #define CONFIG_SERVERIP 192.168.116.1
  117. #define CONFIG_BOOTFILE "uImage"
  118. #define CONFIG_ETHADDR 00:0E:99:00:24:20
  119. #ifdef CONFIG_APOLLON_PLUS
  120. #define CONFIG_SYS_MEM "mem=64M"
  121. #else
  122. #define CONFIG_SYS_MEM "mem=128"
  123. #endif
  124. #ifdef CONFIG_SYS_USE_UBI
  125. #define CONFIG_SYS_UBI "ubi.mtd=4"
  126. #else
  127. #define CONFIG_SYS_UBI ""
  128. #endif
  129. #define CONFIG_BOOTARGS "root=/dev/nfs rw " CONFIG_SYS_MEM \
  130. " console=ttyS0,115200n8" \
  131. " ip=192.168.116.25:192.168.116.1:192.168.116.1:255.255.255.0:" \
  132. "apollon:eth0:off nfsroot=/tftpboot/nfsroot profile=2 " \
  133. CONFIG_SYS_UBI
  134. #define CONFIG_EXTRA_ENV_SETTINGS \
  135. "Image=tftp 0x80008000 Image; go 0x80008000\0" \
  136. "zImage=tftp 0x80180000 zImage; go 0x80180000\0" \
  137. "uImage=tftp 0x80180000 uImage; bootm 0x80180000\0" \
  138. "uboot=tftp 0x80008000 u-boot.bin; go 0x80008000\0" \
  139. "xloader=tftp 0x80180000 x-load.bin; " \
  140. " cp.w 0x80180000 0x00000400 0x1000; go 0x00000400\0" \
  141. "syncmode50=mw.w 0x1e442 0xc0c4; mw 0x6800a060 0xe30d1201\0" \
  142. "syncmode=mw.w 0x1e442 0xe0f4; mw 0x6800a060 0xe30d1201\0" \
  143. "norboot=cp32 0x18040000 0x80008000 0x200000; go 0x80008000\0" \
  144. "oneboot=onenand read 0x80008000 0x40000 0x200000; go 0x80008000\0" \
  145. "onesyncboot=run syncmode oneboot\0" \
  146. "updateb=tftp 0x80180000 u-boot-onenand.bin; " \
  147. " onenand erase 0x0 0x20000; onenand write 0x80180000 0x0 0x20000\0" \
  148. "ubi=setenv bootargs ${bootargs} ubi.mtd=4 ${mtdparts}; run uImage\0" \
  149. "bootcmd=run uboot\0"
  150. /*
  151. * Miscellaneous configurable options
  152. */
  153. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  154. #define CONFIG_SYS_PROMPT "Apollon # "
  155. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  156. /* Print Buffer Size */
  157. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  158. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  159. /* Boot Argument Buffer Size */
  160. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  161. /* memtest works on */
  162. #define CONFIG_SYS_MEMTEST_START (OMAP2420_SDRC_CS0)
  163. #define CONFIG_SYS_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
  164. /* default load address */
  165. #define CONFIG_SYS_LOAD_ADDR (OMAP2420_SDRC_CS0)
  166. /* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2)
  167. * or by 32KHz clk, or from external sig. This rate is divided by a local
  168. * divisor.
  169. */
  170. #define CONFIG_SYS_TIMERBASE OMAP2420_GPT2
  171. #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */
  172. #define CONFIG_SYS_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CONFIG_SYS_PTV))
  173. /*-----------------------------------------------------------------------
  174. * Stack sizes
  175. *
  176. * The stack sizes are set up in start.S using the settings below
  177. */
  178. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  179. /*-----------------------------------------------------------------------
  180. * Physical Memory Map
  181. */
  182. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 may or may not be populated */
  183. #define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
  184. #define PHYS_SDRAM_1_SIZE SZ_128M
  185. #define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
  186. /*-----------------------------------------------------------------------
  187. * FLASH and environment organization
  188. */
  189. #ifdef CONFIG_SYS_USE_NOR
  190. /* OneNAND boot, NOR has CS3, But NOR has CS0 when NOR boot */
  191. # define CONFIG_SYS_FLASH_BASE 0x18000000
  192. # define CONFIG_SYS_MAX_FLASH_BANKS 1
  193. # define CONFIG_SYS_MAX_FLASH_SECT 1024
  194. /*-----------------------------------------------------------------------
  195. * CFI FLASH driver setup
  196. */
  197. /* Flash memory is CFI compliant */
  198. # define CONFIG_SYS_FLASH_CFI 1
  199. # define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
  200. /* Use buffered writes (~10x faster) */
  201. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 */
  202. /* Use h/w sector protection*/
  203. # define CONFIG_SYS_FLASH_PROTECTION 1
  204. #else /* !CONFIG_SYS_USE_NOR */
  205. # define CONFIG_SYS_NO_FLASH 1
  206. #endif /* CONFIG_SYS_USE_NOR */
  207. /* OneNAND boot, OneNAND has CS0, NOR boot ONeNAND has CS2 */
  208. #define CONFIG_SYS_ONENAND_BASE 0x00000000
  209. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* U-Boot image size */
  210. #define CONFIG_ENV_IS_IN_ONENAND 1
  211. #define CONFIG_ENV_ADDR 0x00020000
  212. #define CONFIG_ENV_ADDR_FLEX 0x00040000
  213. #ifdef CONFIG_SYS_USE_UBI
  214. #define CONFIG_CMD_MTDPARTS
  215. #define MTDIDS_DEFAULT "onenand0=onenand"
  216. #define MTDPARTS_DEFAULT "mtdparts=onenand:128k(bootloader)," \
  217. "128k(params)," \
  218. "2m(kernel)," \
  219. "16m(rootfs)," \
  220. "32m(fs)," \
  221. "-(ubifs)"
  222. #endif
  223. #define PHYS_SRAM 0x4020F800
  224. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  225. #define CONFIG_SYS_INIT_SP_ADDR PHYS_SRAM
  226. #endif /* __CONFIG_H */