km_arm.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * (C) Copyright 2009
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2010
  10. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  28. * MA 02110-1301 USA
  29. */
  30. #include <common.h>
  31. #include <i2c.h>
  32. #include <nand.h>
  33. #include <netdev.h>
  34. #include <miiphy.h>
  35. #include <spi.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/cpu.h>
  38. #include <asm/arch/kirkwood.h>
  39. #include <asm/arch/mpp.h>
  40. #include "../common/common.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /*
  43. * BOCO FPGA definitions
  44. */
  45. #define BOCO 0x10
  46. #define REG_CTRL_H 0x02
  47. #define MASK_WRL_UNITRUN 0x01
  48. #define MASK_RBX_PGY_PRESENT 0x40
  49. #define REG_IRQ_CIRQ2 0x2d
  50. #define MASK_RBI_DEFECT_16 0x01
  51. /* Multi-Purpose Pins Functionality configuration */
  52. u32 kwmpp_config[] = {
  53. MPP0_NF_IO2,
  54. MPP1_NF_IO3,
  55. MPP2_NF_IO4,
  56. MPP3_NF_IO5,
  57. MPP4_NF_IO6,
  58. MPP5_NF_IO7,
  59. MPP6_SYSRST_OUTn,
  60. MPP7_PEX_RST_OUTn,
  61. #if defined(CONFIG_SOFT_I2C)
  62. MPP8_GPIO, /* SDA */
  63. MPP9_GPIO, /* SCL */
  64. #endif
  65. #if defined(CONFIG_HARD_I2C)
  66. MPP8_TW_SDA,
  67. MPP9_TW_SCK,
  68. #endif
  69. MPP10_UART0_TXD,
  70. MPP11_UART0_RXD,
  71. MPP12_GPO, /* Reserved */
  72. MPP13_UART1_TXD,
  73. MPP14_UART1_RXD,
  74. MPP15_GPIO, /* Not used */
  75. MPP16_GPIO, /* Not used */
  76. MPP17_GPIO, /* Reserved */
  77. MPP18_NF_IO0,
  78. MPP19_NF_IO1,
  79. MPP20_GPIO,
  80. MPP21_GPIO,
  81. MPP22_GPIO,
  82. MPP23_GPIO,
  83. MPP24_GPIO,
  84. MPP25_GPIO,
  85. MPP26_GPIO,
  86. MPP27_GPIO,
  87. MPP28_GPIO,
  88. MPP29_GPIO,
  89. MPP30_GPIO,
  90. MPP31_GPIO,
  91. MPP32_GPIO,
  92. MPP33_GPIO,
  93. MPP34_GPIO, /* CDL1 (input) */
  94. MPP35_GPIO, /* CDL2 (input) */
  95. MPP36_GPIO, /* MAIN_IRQ (input) */
  96. MPP37_GPIO, /* BOARD_LED */
  97. MPP38_GPIO, /* Piggy3 LED[1] */
  98. MPP39_GPIO, /* Piggy3 LED[2] */
  99. MPP40_GPIO, /* Piggy3 LED[3] */
  100. MPP41_GPIO, /* Piggy3 LED[4] */
  101. MPP42_GPIO, /* Piggy3 LED[5] */
  102. MPP43_GPIO, /* Piggy3 LED[6] */
  103. MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
  104. MPP45_GPIO, /* Piggy3 LED[8] */
  105. MPP46_GPIO, /* Reserved */
  106. MPP47_GPIO, /* Reserved */
  107. MPP48_GPIO, /* Reserved */
  108. MPP49_GPIO, /* SW_INTOUTn */
  109. 0
  110. };
  111. #if defined(CONFIG_MGCOGE3UN)
  112. /*
  113. * Wait for startup OK from mgcoge3ne
  114. */
  115. int startup_allowed(void)
  116. {
  117. unsigned char buf;
  118. /*
  119. * Read CIRQ16 bit (bit 0)
  120. */
  121. if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
  122. printf("%s: Error reading Boco\n", __func__);
  123. else
  124. if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
  125. return 1;
  126. return 0;
  127. }
  128. #endif
  129. #if (defined(CONFIG_MGCOGE3UN)|defined(CONFIG_PORTL2)| \
  130. defined(CONFIG_KM_PIGGY4_88E6352))
  131. /*
  132. * All boards with PIGGY4 connected via a simple switch have ethernet always
  133. * present.
  134. */
  135. int ethernet_present(void)
  136. {
  137. return 1;
  138. }
  139. #else
  140. int ethernet_present(void)
  141. {
  142. uchar buf;
  143. int ret = 0;
  144. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  145. printf("%s: Error reading Boco\n", __func__);
  146. return -1;
  147. }
  148. if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
  149. ret = 1;
  150. return ret;
  151. }
  152. #endif
  153. int initialize_unit_leds(void)
  154. {
  155. /*
  156. * Init the unit LEDs per default they all are
  157. * ok apart from bootstat
  158. */
  159. uchar buf;
  160. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  161. printf("%s: Error reading Boco\n", __func__);
  162. return -1;
  163. }
  164. buf |= MASK_WRL_UNITRUN;
  165. if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  166. printf("%s: Error writing Boco\n", __func__);
  167. return -1;
  168. }
  169. return 0;
  170. }
  171. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  172. void set_bootcount_addr(void)
  173. {
  174. uchar buf[32];
  175. unsigned int bootcountaddr;
  176. bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
  177. sprintf((char *)buf, "0x%x", bootcountaddr);
  178. setenv("bootcountaddr", (char *)buf);
  179. }
  180. #endif
  181. int misc_init_r(void)
  182. {
  183. char *str;
  184. int mach_type;
  185. str = getenv("mach_type");
  186. if (str != NULL) {
  187. mach_type = simple_strtoul(str, NULL, 10);
  188. printf("Overwriting MACH_TYPE with %d!!!\n", mach_type);
  189. gd->bd->bi_arch_number = mach_type;
  190. }
  191. #if defined(CONFIG_MGCOGE3UN)
  192. char *wait_for_ne;
  193. wait_for_ne = getenv("waitforne");
  194. if (wait_for_ne != NULL) {
  195. if (strcmp(wait_for_ne, "true") == 0) {
  196. int cnt = 0;
  197. int abort = 0;
  198. puts("NE go: ");
  199. while (startup_allowed() == 0) {
  200. if (tstc()) {
  201. (void) getc(); /* consume input */
  202. abort = 1;
  203. break;
  204. }
  205. udelay(200000);
  206. cnt++;
  207. if (cnt == 5)
  208. puts("wait\b\b\b\b");
  209. if (cnt == 10) {
  210. cnt = 0;
  211. puts(" \b\b\b\b");
  212. }
  213. }
  214. if (abort == 1)
  215. printf("\nAbort waiting for ne\n");
  216. else
  217. puts("OK\n");
  218. }
  219. }
  220. #endif
  221. initialize_unit_leds();
  222. set_km_env();
  223. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  224. set_bootcount_addr();
  225. #endif
  226. return 0;
  227. }
  228. int board_early_init_f(void)
  229. {
  230. u32 tmp;
  231. kirkwood_mpp_conf(kwmpp_config, NULL);
  232. /*
  233. * The FLASH_GPIO_PIN switches between using a
  234. * NAND or a SPI FLASH. Set this pin on start
  235. * to NAND mode.
  236. */
  237. tmp = readl(KW_GPIO0_BASE);
  238. writel(tmp | FLASH_GPIO_PIN , KW_GPIO0_BASE);
  239. tmp = readl(KW_GPIO0_BASE + 4);
  240. writel(tmp & (~FLASH_GPIO_PIN) , KW_GPIO0_BASE + 4);
  241. #if defined(CONFIG_SOFT_I2C)
  242. /* init the GPIO for I2C Bitbang driver */
  243. kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
  244. kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
  245. kw_gpio_direction_output(KM_KIRKWOOD_SDA_PIN, 0);
  246. kw_gpio_direction_output(KM_KIRKWOOD_SCL_PIN, 0);
  247. #endif
  248. #if defined(CONFIG_SYS_EEPROM_WREN)
  249. kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
  250. kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
  251. #endif
  252. #if defined(CONFIG_KM_RECONFIG_XLX)
  253. /* trigger the reconfiguration of the xilinx fpga */
  254. kw_gpio_set_valid(KM_XLX_PROGRAM_B_PIN, 1);
  255. kw_gpio_direction_output(KM_XLX_PROGRAM_B_PIN, 0);
  256. kw_gpio_direction_input(KM_XLX_PROGRAM_B_PIN);
  257. #endif
  258. return 0;
  259. }
  260. int board_init(void)
  261. {
  262. /* address of boot parameters */
  263. gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
  264. return 0;
  265. }
  266. int board_spi_claim_bus(struct spi_slave *slave)
  267. {
  268. kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0);
  269. return 0;
  270. }
  271. void board_spi_release_bus(struct spi_slave *slave)
  272. {
  273. kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1);
  274. }
  275. int dram_init(void)
  276. {
  277. /* dram_init must store complete ramsize in gd->ram_size */
  278. /* Fix this */
  279. gd->ram_size = get_ram_size((void *)kw_sdram_bar(0),
  280. kw_sdram_bs(0));
  281. return 0;
  282. }
  283. void dram_init_banksize(void)
  284. {
  285. int i;
  286. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  287. gd->bd->bi_dram[i].start = kw_sdram_bar(i);
  288. gd->bd->bi_dram[i].size = get_ram_size((long *)kw_sdram_bar(i),
  289. kw_sdram_bs(i));
  290. }
  291. }
  292. #if (defined(CONFIG_MGCOGE3UN)|defined(CONFIG_PORTL2))
  293. #define PHY_LED_SEL 0x18
  294. #define PHY_LED0_LINK (0x5)
  295. #define PHY_LED1_ACT (0x8<<4)
  296. #define PHY_LED2_INT (0xe<<8)
  297. #define PHY_SPEC_CTRL 0x1c
  298. #define PHY_RGMII_CLK_STABLE (0x1<<10)
  299. #define PHY_CLSA (0x1<<1)
  300. /* Configure and enable MV88E3018 PHY */
  301. void reset_phy(void)
  302. {
  303. char *name = "egiga0";
  304. unsigned short reg;
  305. if (miiphy_set_current_dev(name))
  306. return;
  307. /* RGMII clk transition on data stable */
  308. if (miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL, &reg) != 0)
  309. printf("Error reading PHY spec ctrl reg\n");
  310. if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL,
  311. reg | PHY_RGMII_CLK_STABLE | PHY_CLSA) != 0)
  312. printf("Error writing PHY spec ctrl reg\n");
  313. /* leds setup */
  314. if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL,
  315. PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT) != 0)
  316. printf("Error writing PHY LED reg\n");
  317. /* reset the phy */
  318. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  319. }
  320. #else
  321. /* Configure and enable MV88E1118 PHY on the piggy*/
  322. void reset_phy(void)
  323. {
  324. char *name = "egiga0";
  325. if (miiphy_set_current_dev(name))
  326. return;
  327. /* reset the phy */
  328. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  329. }
  330. #endif
  331. #if defined(CONFIG_HUSH_INIT_VAR)
  332. int hush_init_var(void)
  333. {
  334. ivm_read_eeprom();
  335. return 0;
  336. }
  337. #endif
  338. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  339. const ulong patterns[] = { 0x00000000,
  340. 0xFFFFFFFF,
  341. 0xFF00FF00,
  342. 0x0F0F0F0F,
  343. 0xF0F0F0F0};
  344. const ulong NBR_OF_PATTERNS = ARRAY_SIZE(patterns);
  345. const ulong OFFS_PATTERN = 3;
  346. const ulong REPEAT_PATTERN = 1000;
  347. void bootcount_store(ulong a)
  348. {
  349. ulong *save_addr;
  350. ulong size = 0;
  351. int i;
  352. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  353. size += gd->bd->bi_dram[i].size;
  354. save_addr = (ulong *)(size - BOOTCOUNT_ADDR);
  355. writel(a, save_addr);
  356. writel(BOOTCOUNT_MAGIC, &save_addr[1]);
  357. for (i = 0; i < REPEAT_PATTERN; i++)
  358. writel(patterns[i % NBR_OF_PATTERNS],
  359. &save_addr[i+OFFS_PATTERN]);
  360. }
  361. ulong bootcount_load(void)
  362. {
  363. ulong *save_addr;
  364. ulong size = 0;
  365. ulong counter = 0;
  366. int i, tmp;
  367. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  368. size += gd->bd->bi_dram[i].size;
  369. save_addr = (ulong *)(size - BOOTCOUNT_ADDR);
  370. counter = readl(&save_addr[0]);
  371. /* Is the counter reliable, check in the big pattern for bit errors */
  372. for (i = 0; (i < REPEAT_PATTERN) && (counter != 0); i++) {
  373. tmp = readl(&save_addr[i+OFFS_PATTERN]);
  374. if (tmp != patterns[i % NBR_OF_PATTERNS])
  375. counter = 0;
  376. }
  377. return counter;
  378. }
  379. #endif
  380. #if defined(CONFIG_SOFT_I2C)
  381. void set_sda(int state)
  382. {
  383. I2C_ACTIVE;
  384. I2C_SDA(state);
  385. }
  386. void set_scl(int state)
  387. {
  388. I2C_SCL(state);
  389. }
  390. int get_sda(void)
  391. {
  392. I2C_TRISTATE;
  393. return I2C_READ;
  394. }
  395. int get_scl(void)
  396. {
  397. return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
  398. }
  399. #endif
  400. #if defined(CONFIG_POST)
  401. #define KM_POST_EN_L 44
  402. #define POST_WORD_OFF 8
  403. int post_hotkeys_pressed(void)
  404. {
  405. return !kw_gpio_get_value(KM_POST_EN_L);
  406. }
  407. ulong post_word_load(void)
  408. {
  409. void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
  410. return in_le32(addr);
  411. }
  412. void post_word_store(ulong value)
  413. {
  414. void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
  415. out_le32(addr, value);
  416. }
  417. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  418. {
  419. *vstart = CONFIG_SYS_SDRAM_BASE;
  420. /* we go up to relocation plus a 1 MB margin */
  421. *size = CONFIG_SYS_TEXT_BASE - (1<<20);
  422. return 0;
  423. }
  424. #endif
  425. #if defined(CONFIG_SYS_EEPROM_WREN)
  426. int eeprom_write_enable(unsigned dev_addr, int state)
  427. {
  428. kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
  429. return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
  430. }
  431. #endif