omap2420h4.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the 242x TI H4 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP2420 1 /* which is in a 2420 */
  35. #define CONFIG_OMAP2420H4 1 /* and on a H4 board */
  36. /*#define CONFIG_APTIX 1 #* define if on APTIX test chip */
  37. /*#define CONFIG_VIRTIO 1 #* Using Virtio simulator */
  38. /* Clock config to target*/
  39. #define PRCM_CONFIG_II 1
  40. /* #define PRCM_CONFIG_III 1 */
  41. #include <asm/arch/omap2420.h> /* get chip and board defs */
  42. /* On H4, NOR and NAND flash are mutual exclusive.
  43. Define this if you want to use NAND
  44. */
  45. /*#define CONFIG_SYS_NAND_BOOT */
  46. #ifdef CONFIG_APTIX
  47. #define V_SCLK 1500000
  48. #else
  49. #define V_SCLK 12000000
  50. #endif
  51. /* input clock of PLL */
  52. /* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
  53. #define CONFIG_SYS_CLK_FREQ V_SCLK
  54. #undef CONFIG_USE_IRQ /* no support for IRQs */
  55. #define CONFIG_MISC_INIT_R
  56. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  57. #define CONFIG_SETUP_MEMORY_TAGS 1
  58. #define CONFIG_INITRD_TAG 1
  59. #define CONFIG_REVISION_TAG 1
  60. /*
  61. * Size of malloc() pool
  62. */
  63. #define CONFIG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
  64. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  65. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  66. /*
  67. * Hardware drivers
  68. */
  69. /*
  70. * SMC91c96 Etherent
  71. */
  72. #define CONFIG_DRIVER_LAN91C96
  73. #define CONFIG_LAN91C96_BASE (H4_CS1_BASE+0x300)
  74. #define CONFIG_LAN91C96_EXT_PHY
  75. /*
  76. * NS16550 Configuration
  77. */
  78. #ifdef CONFIG_APTIX
  79. #define V_NS16550_CLK (6000000) /* 6MHz in current MaxSet */
  80. #else
  81. #define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
  82. #endif
  83. #define CONFIG_SYS_NS16550
  84. #define CONFIG_SYS_NS16550_SERIAL
  85. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  86. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
  87. #define CONFIG_SYS_NS16550_COM1 OMAP2420_UART1
  88. /*
  89. * select serial console configuration
  90. */
  91. #define CONFIG_SERIAL1 1 /* UART1 on H4 */
  92. /*
  93. * I2C configuration
  94. */
  95. #define CONFIG_HARD_I2C
  96. #define CONFIG_SYS_I2C_SPEED 100000
  97. #define CONFIG_SYS_I2C_SLAVE 1
  98. #define CONFIG_DRIVER_OMAP24XX_I2C
  99. /* allow to overwrite serial and ethaddr */
  100. #define CONFIG_ENV_OVERWRITE
  101. #define CONFIG_CONS_INDEX 1
  102. #define CONFIG_BAUDRATE 115200
  103. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  104. /*
  105. * Command line configuration.
  106. */
  107. #include <config_cmd_default.h>
  108. #ifdef CONFIG_SYS_NAND_BOOT
  109. #define CONFIG_CMD_DHCP
  110. #define CONFIG_CMD_I2C
  111. #define CONFIG_CMD_NAND
  112. #define CONFIG_CMD_JFFS2
  113. #else
  114. #define CONFIG_CMD_DHCP
  115. #define CONFIG_CMD_I2C
  116. #define CONFIG_CMD_JFFS2
  117. #undef CONFIG_CMD_AUTOSCRIPT
  118. #endif
  119. /*
  120. * BOOTP options
  121. */
  122. #define CONFIG_BOOTP_SUBNETMASK
  123. #define CONFIG_BOOTP_GATEWAY
  124. #define CONFIG_BOOTP_HOSTNAME
  125. #define CONFIG_BOOTP_BOOTPATH
  126. /*
  127. * Board NAND Info.
  128. */
  129. #define CONFIG_NAND_LEGACY
  130. #define CONFIG_SYS_NAND_ADDR 0x04000000 /* physical address to access nand at CS0*/
  131. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  132. #define SECTORSIZE 512
  133. #define ADDR_COLUMN 1
  134. #define ADDR_PAGE 2
  135. #define ADDR_COLUMN_PAGE 3
  136. #define NAND_ChipID_UNKNOWN 0x00
  137. #define NAND_MAX_FLOORS 1
  138. #define WRITE_NAND_COMMAND(d, adr) do {*(volatile u16 *)0x6800A07C = d;} while(0)
  139. #define WRITE_NAND_ADDRESS(d, adr) do {*(volatile u16 *)0x6800A080 = d;} while(0)
  140. #define WRITE_NAND(d, adr) do {*(volatile u16 *)0x6800A084 = d;} while(0)
  141. #define READ_NAND(adr) (*(volatile u16 *)0x6800A084)
  142. #define NAND_WAIT_READY(nand) udelay(10)
  143. #define NAND_NO_RB 1
  144. #define CONFIG_SYS_NAND_WP
  145. #define NAND_WP_OFF() do {*(volatile u32 *)(0x6800A050) |= 0x00000010;} while(0)
  146. #define NAND_WP_ON() do {*(volatile u32 *)(0x6800A050) &= ~0x00000010;} while(0)
  147. #define NAND_CTL_CLRALE(nandptr)
  148. #define NAND_CTL_SETALE(nandptr)
  149. #define NAND_CTL_CLRCLE(nandptr)
  150. #define NAND_CTL_SETCLE(nandptr)
  151. #define NAND_DISABLE_CE(nand)
  152. #define NAND_ENABLE_CE(nand)
  153. #define CONFIG_BOOTDELAY 3
  154. #ifdef NFS_BOOT_DEFAULTS
  155. #define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd root=/dev/nfs rw nfsroot=128.247.77.158:/home/a0384864/wtbu/rootfs ip=dhcp"
  156. #else
  157. #define CONFIG_BOOTARGS "root=/dev/ram0 rw mem=32M console=ttyS0,115200n8 initrd=0x80600000,8M ramdisk_size=8192"
  158. #endif
  159. #define CONFIG_NETMASK 255.255.254.0
  160. #define CONFIG_IPADDR 128.247.77.90
  161. #define CONFIG_SERVERIP 128.247.77.158
  162. #define CONFIG_BOOTFILE "uImage"
  163. /*
  164. * Miscellaneous configurable options
  165. */
  166. #ifdef CONFIG_APTIX
  167. #define V_PROMPT "OMAP2420 Aptix # "
  168. #else
  169. #define V_PROMPT "OMAP242x H4 # "
  170. #endif
  171. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  172. #define CONFIG_SYS_PROMPT V_PROMPT
  173. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  174. /* Print Buffer Size */
  175. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  176. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  177. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  178. #define CONFIG_SYS_MEMTEST_START (OMAP2420_SDRC_CS0) /* memtest works on */
  179. #define CONFIG_SYS_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
  180. #define CONFIG_SYS_LOAD_ADDR (OMAP2420_SDRC_CS0) /* default load address */
  181. /* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  182. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  183. */
  184. #ifdef CONFIG_APTIX
  185. #define V_PTV 3
  186. #else
  187. #define V_PTV 7 /* use with 12MHz/128 */
  188. #endif
  189. #define CONFIG_SYS_TIMERBASE OMAP2420_GPT2
  190. #define CONFIG_SYS_PTV V_PTV /* 2^(PTV+1) */
  191. #define CONFIG_SYS_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CONFIG_SYS_PTV))
  192. /*-----------------------------------------------------------------------
  193. * Stack sizes
  194. *
  195. * The stack sizes are set up in start.S using the settings below
  196. */
  197. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  198. #ifdef CONFIG_USE_IRQ
  199. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  200. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  201. #endif
  202. /*-----------------------------------------------------------------------
  203. * Physical Memory Map
  204. */
  205. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  206. #define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
  207. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  208. #define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
  209. #define PHYS_FLASH_SECT_SIZE SZ_128K
  210. #define PHYS_FLASH_1 H4_CS0_BASE /* Flash Bank #1 */
  211. #define PHYS_FLASH_SIZE_1 SZ_32M
  212. #define PHYS_FLASH_2 (H4_CS0_BASE+SZ_32M) /* same cs, 2 chips in series */
  213. #define PHYS_FLASH_SIZE_2 SZ_32M
  214. /*-----------------------------------------------------------------------
  215. * FLASH and environment organization
  216. */
  217. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  218. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  219. #define CONFIG_SYS_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
  220. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
  221. #define CONFIG_SYS_MONITOR_LEN SZ_128K /* Reserve 1 sector */
  222. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + PHYS_FLASH_SIZE_1 }
  223. #ifdef CONFIG_SYS_NAND_BOOT
  224. #define CONFIG_ENV_IS_IN_NAND 1
  225. #define CONFIG_ENV_OFFSET 0x80000 /* environment starts here */
  226. #else
  227. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + SZ_128K)
  228. #define CONFIG_ENV_IS_IN_FLASH 1
  229. #define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
  230. #define CONFIG_ENV_OFFSET ( CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN ) /* Environment after Monitor */
  231. #endif
  232. /*-----------------------------------------------------------------------
  233. * CFI FLASH driver setup
  234. */
  235. #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
  236. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/mtd/cfi_flash.c */
  237. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
  238. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
  239. /* timeout values are in ticks */
  240. #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  241. #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  242. #define CONFIG_SYS_JFFS2_MEM_NAND
  243. /*
  244. * JFFS2 partitions
  245. */
  246. /* No command line, one static partition, whole device */
  247. #undef CONFIG_CMD_MTDPARTS
  248. #define CONFIG_JFFS2_DEV "nor1"
  249. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  250. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  251. /* mtdparts command line support */
  252. /* Note: fake mtd_id used, no linux mtd map file */
  253. /*
  254. #define CONFIG_CMD_MTDPARTS
  255. #define MTDIDS_DEFAULT "nor1=omap2420-1"
  256. #define MTDPARTS_DEFAULT "mtdparts=omap2420-1:-(jffs2)"
  257. */
  258. #endif /* __CONFIG_H */