pcnet.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
  3. *
  4. * This driver for AMD PCnet network controllers is derived from the
  5. * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <asm/io.h>
  29. #include <pci.h>
  30. #if 0
  31. #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
  32. #endif
  33. #if PCNET_DEBUG_LEVEL > 0
  34. #define PCNET_DEBUG1(fmt,args...) printf (fmt ,##args)
  35. #if PCNET_DEBUG_LEVEL > 1
  36. #define PCNET_DEBUG2(fmt,args...) printf (fmt ,##args)
  37. #else
  38. #define PCNET_DEBUG2(fmt,args...)
  39. #endif
  40. #else
  41. #define PCNET_DEBUG1(fmt,args...)
  42. #define PCNET_DEBUG2(fmt,args...)
  43. #endif
  44. #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
  45. #error "Macro for PCnet chip version is not defined!"
  46. #endif
  47. /*
  48. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  49. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  50. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  51. */
  52. #define PCNET_LOG_TX_BUFFERS 0
  53. #define PCNET_LOG_RX_BUFFERS 2
  54. #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
  55. #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
  56. #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
  57. #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
  58. #define PKT_BUF_SZ 1544
  59. /* The PCNET Rx and Tx ring descriptors. */
  60. struct pcnet_rx_head {
  61. u32 base;
  62. s16 buf_length;
  63. s16 status;
  64. u32 msg_length;
  65. u32 reserved;
  66. };
  67. struct pcnet_tx_head {
  68. u32 base;
  69. s16 length;
  70. s16 status;
  71. u32 misc;
  72. u32 reserved;
  73. };
  74. /* The PCNET 32-Bit initialization block, described in databook. */
  75. struct pcnet_init_block {
  76. u16 mode;
  77. u16 tlen_rlen;
  78. u8 phys_addr[6];
  79. u16 reserved;
  80. u32 filter[2];
  81. /* Receive and transmit ring base, along with extra bits. */
  82. u32 rx_ring;
  83. u32 tx_ring;
  84. u32 reserved2;
  85. };
  86. typedef struct pcnet_priv {
  87. struct pcnet_rx_head rx_ring[RX_RING_SIZE];
  88. struct pcnet_tx_head tx_ring[TX_RING_SIZE];
  89. struct pcnet_init_block init_block;
  90. /* Receive Buffer space */
  91. unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
  92. int cur_rx;
  93. int cur_tx;
  94. } pcnet_priv_t;
  95. static pcnet_priv_t *lp;
  96. /* Offsets from base I/O address for WIO mode */
  97. #define PCNET_RDP 0x10
  98. #define PCNET_RAP 0x12
  99. #define PCNET_RESET 0x14
  100. #define PCNET_BDP 0x16
  101. static u16 pcnet_read_csr (struct eth_device *dev, int index)
  102. {
  103. outw (index, dev->iobase + PCNET_RAP);
  104. return inw (dev->iobase + PCNET_RDP);
  105. }
  106. static void pcnet_write_csr (struct eth_device *dev, int index, u16 val)
  107. {
  108. outw (index, dev->iobase + PCNET_RAP);
  109. outw (val, dev->iobase + PCNET_RDP);
  110. }
  111. static u16 pcnet_read_bcr (struct eth_device *dev, int index)
  112. {
  113. outw (index, dev->iobase + PCNET_RAP);
  114. return inw (dev->iobase + PCNET_BDP);
  115. }
  116. static void pcnet_write_bcr (struct eth_device *dev, int index, u16 val)
  117. {
  118. outw (index, dev->iobase + PCNET_RAP);
  119. outw (val, dev->iobase + PCNET_BDP);
  120. }
  121. static void pcnet_reset (struct eth_device *dev)
  122. {
  123. inw (dev->iobase + PCNET_RESET);
  124. }
  125. static int pcnet_check (struct eth_device *dev)
  126. {
  127. outw (88, dev->iobase + PCNET_RAP);
  128. return (inw (dev->iobase + PCNET_RAP) == 88);
  129. }
  130. static int pcnet_init (struct eth_device *dev, bd_t * bis);
  131. static int pcnet_send (struct eth_device *dev, volatile void *packet,
  132. int length);
  133. static int pcnet_recv (struct eth_device *dev);
  134. static void pcnet_halt (struct eth_device *dev);
  135. static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
  136. #define PCI_TO_MEM(d,a) pci_phys_to_mem((pci_dev_t)d->priv, (u_long)(a))
  137. #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a)))
  138. static struct pci_device_id supported[] = {
  139. {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
  140. {}
  141. };
  142. int pcnet_initialize (bd_t * bis)
  143. {
  144. pci_dev_t devbusfn;
  145. struct eth_device *dev;
  146. u16 command, status;
  147. int dev_nr = 0;
  148. PCNET_DEBUG1 ("\npcnet_initialize...\n");
  149. for (dev_nr = 0;; dev_nr++) {
  150. /*
  151. * Find the PCnet PCI device(s).
  152. */
  153. if ((devbusfn = pci_find_devices (supported, dev_nr)) < 0) {
  154. break;
  155. }
  156. /*
  157. * Allocate and pre-fill the device structure.
  158. */
  159. dev = (struct eth_device *) malloc (sizeof *dev);
  160. dev->priv = (void *) devbusfn;
  161. sprintf (dev->name, "pcnet#%d", dev_nr);
  162. /*
  163. * Setup the PCI device.
  164. */
  165. pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0,
  166. (unsigned int *) &dev->iobase);
  167. dev->iobase=pci_io_to_phys (devbusfn, dev->iobase);
  168. dev->iobase &= ~0xf;
  169. PCNET_DEBUG1 ("%s: devbusfn=0x%x iobase=0x%x: ",
  170. dev->name, devbusfn, dev->iobase);
  171. command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
  172. pci_write_config_word (devbusfn, PCI_COMMAND, command);
  173. pci_read_config_word (devbusfn, PCI_COMMAND, &status);
  174. if ((status & command) != command) {
  175. printf ("%s: Couldn't enable IO access or Bus Mastering\n", dev->name);
  176. free (dev);
  177. continue;
  178. }
  179. pci_write_config_byte (devbusfn, PCI_LATENCY_TIMER, 0x40);
  180. /*
  181. * Probe the PCnet chip.
  182. */
  183. if (pcnet_probe (dev, bis, dev_nr) < 0) {
  184. free (dev);
  185. continue;
  186. }
  187. /*
  188. * Setup device structure and register the driver.
  189. */
  190. dev->init = pcnet_init;
  191. dev->halt = pcnet_halt;
  192. dev->send = pcnet_send;
  193. dev->recv = pcnet_recv;
  194. eth_register (dev);
  195. }
  196. udelay (10 * 1000);
  197. return dev_nr;
  198. }
  199. static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_nr)
  200. {
  201. int chip_version;
  202. char *chipname;
  203. #ifdef PCNET_HAS_PROM
  204. int i;
  205. #endif
  206. /* Reset the PCnet controller */
  207. pcnet_reset (dev);
  208. /* Check if register access is working */
  209. if (pcnet_read_csr (dev, 0) != 4 || !pcnet_check (dev)) {
  210. printf ("%s: CSR register access check failed\n", dev->name);
  211. return -1;
  212. }
  213. /* Identify the chip */
  214. chip_version =
  215. pcnet_read_csr (dev, 88) | (pcnet_read_csr (dev, 89) << 16);
  216. if ((chip_version & 0xfff) != 0x003)
  217. return -1;
  218. chip_version = (chip_version >> 12) & 0xffff;
  219. switch (chip_version) {
  220. case 0x2621:
  221. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  222. break;
  223. #ifdef CONFIG_PCNET_79C973
  224. case 0x2625:
  225. chipname = "PCnet/FAST III 79C973"; /* PCI */
  226. break;
  227. #endif
  228. #ifdef CONFIG_PCNET_79C975
  229. case 0x2627:
  230. chipname = "PCnet/FAST III 79C975"; /* PCI */
  231. break;
  232. #endif
  233. default:
  234. printf ("%s: PCnet version %#x not supported\n",
  235. dev->name, chip_version);
  236. return -1;
  237. }
  238. PCNET_DEBUG1 ("AMD %s\n", chipname);
  239. #ifdef PCNET_HAS_PROM
  240. /*
  241. * In most chips, after a chip reset, the ethernet address is read from
  242. * the station address PROM at the base address and programmed into the
  243. * "Physical Address Registers" CSR12-14.
  244. */
  245. for (i = 0; i < 3; i++) {
  246. unsigned int val;
  247. val = pcnet_read_csr (dev, i + 12) & 0x0ffff;
  248. /* There may be endianness issues here. */
  249. dev->enetaddr[2 * i] = val & 0x0ff;
  250. dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
  251. }
  252. #endif /* PCNET_HAS_PROM */
  253. return 0;
  254. }
  255. static int pcnet_init (struct eth_device *dev, bd_t * bis)
  256. {
  257. int i, val;
  258. u32 addr;
  259. PCNET_DEBUG1 ("%s: pcnet_init...\n", dev->name);
  260. /* Switch pcnet to 32bit mode */
  261. pcnet_write_bcr (dev, 20, 2);
  262. #ifdef CONFIG_PN62
  263. /* Setup LED registers */
  264. val = pcnet_read_bcr (dev, 2) | 0x1000;
  265. pcnet_write_bcr (dev, 2, val); /* enable LEDPE */
  266. pcnet_write_bcr (dev, 4, 0x5080); /* 100MBit */
  267. pcnet_write_bcr (dev, 5, 0x40c0); /* LNKSE */
  268. pcnet_write_bcr (dev, 6, 0x4090); /* TX Activity */
  269. pcnet_write_bcr (dev, 7, 0x4084); /* RX Activity */
  270. #endif
  271. /* Set/reset autoselect bit */
  272. val = pcnet_read_bcr (dev, 2) & ~2;
  273. val |= 2;
  274. pcnet_write_bcr (dev, 2, val);
  275. /* Enable auto negotiate, setup, disable fd */
  276. val = pcnet_read_bcr (dev, 32) & ~0x98;
  277. val |= 0x20;
  278. pcnet_write_bcr (dev, 32, val);
  279. /*
  280. * We only maintain one structure because the drivers will never
  281. * be used concurrently. In 32bit mode the RX and TX ring entries
  282. * must be aligned on 16-byte boundaries.
  283. */
  284. if (lp == NULL) {
  285. addr = (u32) malloc (sizeof (pcnet_priv_t) + 0x10);
  286. addr = (addr + 0xf) & ~0xf;
  287. lp = (pcnet_priv_t *) addr;
  288. }
  289. lp->init_block.mode = cpu_to_le16 (0x0000);
  290. lp->init_block.filter[0] = 0x00000000;
  291. lp->init_block.filter[1] = 0x00000000;
  292. /*
  293. * Initialize the Rx ring.
  294. */
  295. lp->cur_rx = 0;
  296. for (i = 0; i < RX_RING_SIZE; i++) {
  297. lp->rx_ring[i].base = PCI_TO_MEM_LE (dev, lp->rx_buf[i]);
  298. lp->rx_ring[i].buf_length = cpu_to_le16 (-PKT_BUF_SZ);
  299. lp->rx_ring[i].status = cpu_to_le16 (0x8000);
  300. PCNET_DEBUG1
  301. ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
  302. lp->rx_ring[i].base, lp->rx_ring[i].buf_length,
  303. lp->rx_ring[i].status);
  304. }
  305. /*
  306. * Initialize the Tx ring. The Tx buffer address is filled in as
  307. * needed, but we do need to clear the upper ownership bit.
  308. */
  309. lp->cur_tx = 0;
  310. for (i = 0; i < TX_RING_SIZE; i++) {
  311. lp->tx_ring[i].base = 0;
  312. lp->tx_ring[i].status = 0;
  313. }
  314. /*
  315. * Setup Init Block.
  316. */
  317. PCNET_DEBUG1 ("Init block at 0x%p: MAC", &lp->init_block);
  318. for (i = 0; i < 6; i++) {
  319. lp->init_block.phys_addr[i] = dev->enetaddr[i];
  320. PCNET_DEBUG1 (" %02x", lp->init_block.phys_addr[i]);
  321. }
  322. lp->init_block.tlen_rlen = cpu_to_le16 (TX_RING_LEN_BITS |
  323. RX_RING_LEN_BITS);
  324. lp->init_block.rx_ring = PCI_TO_MEM_LE (dev, lp->rx_ring);
  325. lp->init_block.tx_ring = PCI_TO_MEM_LE (dev, lp->tx_ring);
  326. PCNET_DEBUG1 ("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
  327. lp->init_block.tlen_rlen,
  328. lp->init_block.rx_ring, lp->init_block.tx_ring);
  329. /*
  330. * Tell the controller where the Init Block is located.
  331. */
  332. addr = PCI_TO_MEM (dev, &lp->init_block);
  333. pcnet_write_csr (dev, 1, addr & 0xffff);
  334. pcnet_write_csr (dev, 2, (addr >> 16) & 0xffff);
  335. pcnet_write_csr (dev, 4, 0x0915);
  336. pcnet_write_csr (dev, 0, 0x0001); /* start */
  337. /* Wait for Init Done bit */
  338. for (i = 10000; i > 0; i--) {
  339. if (pcnet_read_csr (dev, 0) & 0x0100)
  340. break;
  341. udelay (10);
  342. }
  343. if (i <= 0) {
  344. printf ("%s: TIMEOUT: controller init failed\n", dev->name);
  345. pcnet_reset (dev);
  346. return -1;
  347. }
  348. /*
  349. * Finally start network controller operation.
  350. */
  351. pcnet_write_csr (dev, 0, 0x0002);
  352. return 0;
  353. }
  354. static int pcnet_send (struct eth_device *dev, volatile void *packet,
  355. int pkt_len)
  356. {
  357. int i, status;
  358. struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx];
  359. PCNET_DEBUG2 ("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
  360. packet);
  361. /* Wait for completion by testing the OWN bit */
  362. for (i = 1000; i > 0; i--) {
  363. status = le16_to_cpu (entry->status);
  364. if ((status & 0x8000) == 0)
  365. break;
  366. udelay (100);
  367. PCNET_DEBUG2 (".");
  368. }
  369. if (i <= 0) {
  370. printf ("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
  371. dev->name, lp->cur_tx, status);
  372. pkt_len = 0;
  373. goto failure;
  374. }
  375. /*
  376. * Setup Tx ring. Caution: the write order is important here,
  377. * set the status with the "ownership" bits last.
  378. */
  379. status = 0x8300;
  380. entry->length = le16_to_cpu (-pkt_len);
  381. entry->misc = 0x00000000;
  382. entry->base = PCI_TO_MEM_LE (dev, packet);
  383. entry->status = le16_to_cpu (status);
  384. /* Trigger an immediate send poll. */
  385. pcnet_write_csr (dev, 0, 0x0008);
  386. failure:
  387. if (++lp->cur_tx >= TX_RING_SIZE)
  388. lp->cur_tx = 0;
  389. PCNET_DEBUG2 ("done\n");
  390. return pkt_len;
  391. }
  392. static int pcnet_recv (struct eth_device *dev)
  393. {
  394. struct pcnet_rx_head *entry;
  395. int pkt_len = 0;
  396. u16 status;
  397. while (1) {
  398. entry = &lp->rx_ring[lp->cur_rx];
  399. /*
  400. * If we own the next entry, it's a new packet. Send it up.
  401. */
  402. if (((status = le16_to_cpu (entry->status)) & 0x8000) != 0) {
  403. break;
  404. }
  405. status >>= 8;
  406. if (status != 0x03) { /* There was an error. */
  407. printf ("%s: Rx%d", dev->name, lp->cur_rx);
  408. PCNET_DEBUG1 (" (status=0x%x)", status);
  409. if (status & 0x20)
  410. printf (" Frame");
  411. if (status & 0x10)
  412. printf (" Overflow");
  413. if (status & 0x08)
  414. printf (" CRC");
  415. if (status & 0x04)
  416. printf (" Fifo");
  417. printf (" Error\n");
  418. entry->status &= le16_to_cpu (0x03ff);
  419. } else {
  420. pkt_len =
  421. (le32_to_cpu (entry->msg_length) & 0xfff) - 4;
  422. if (pkt_len < 60) {
  423. printf ("%s: Rx%d: invalid packet length %d\n", dev->name, lp->cur_rx, pkt_len);
  424. } else {
  425. NetReceive (lp->rx_buf[lp->cur_rx], pkt_len);
  426. PCNET_DEBUG2 ("Rx%d: %d bytes from 0x%p\n",
  427. lp->cur_rx, pkt_len,
  428. lp->rx_buf[lp->cur_rx]);
  429. }
  430. }
  431. entry->status |= cpu_to_le16 (0x8000);
  432. if (++lp->cur_rx >= RX_RING_SIZE)
  433. lp->cur_rx = 0;
  434. }
  435. return pkt_len;
  436. }
  437. static void pcnet_halt (struct eth_device *dev)
  438. {
  439. int i;
  440. PCNET_DEBUG1 ("%s: pcnet_halt...\n", dev->name);
  441. /* Reset the PCnet controller */
  442. pcnet_reset (dev);
  443. /* Wait for Stop bit */
  444. for (i = 1000; i > 0; i--) {
  445. if (pcnet_read_csr (dev, 0) & 0x4)
  446. break;
  447. udelay (10);
  448. }
  449. if (i <= 0) {
  450. printf ("%s: TIMEOUT: controller reset failed\n", dev->name);
  451. }
  452. }