greth.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661
  1. /* Gaisler.com GRETH 10/100/1000 Ethernet MAC driver
  2. *
  3. * Driver use polling mode (no Interrupt)
  4. *
  5. * (C) Copyright 2007
  6. * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <command.h>
  28. #include <net.h>
  29. #include <malloc.h>
  30. #include <asm/processor.h>
  31. #include <ambapp.h>
  32. #include <asm/leon.h>
  33. /* #define DEBUG */
  34. #include "greth.h"
  35. /* Default to 3s timeout on autonegotiation */
  36. #ifndef GRETH_PHY_TIMEOUT_MS
  37. #define GRETH_PHY_TIMEOUT_MS 3000
  38. #endif
  39. /* ByPass Cache when reading regs */
  40. #define GRETH_REGLOAD(addr) SPARC_NOCACHE_READ(addr)
  41. /* Write-through cache ==> no bypassing needed on writes */
  42. #define GRETH_REGSAVE(addr,data) (*(unsigned int *)(addr) = (data))
  43. #define GRETH_REGORIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)|data)
  44. #define GRETH_REGANDIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)&data)
  45. #define GRETH_RXBD_CNT 4
  46. #define GRETH_TXBD_CNT 1
  47. #define GRETH_RXBUF_SIZE 1540
  48. #define GRETH_BUF_ALIGN 4
  49. #define GRETH_RXBUF_EFF_SIZE \
  50. ( (GRETH_RXBUF_SIZE&~(GRETH_BUF_ALIGN-1))+GRETH_BUF_ALIGN )
  51. typedef struct {
  52. greth_regs *regs;
  53. int irq;
  54. struct eth_device *dev;
  55. /* Hardware info */
  56. unsigned char phyaddr;
  57. int gbit_mac;
  58. /* Current operating Mode */
  59. int gb; /* GigaBit */
  60. int fd; /* Full Duplex */
  61. int sp; /* 10/100Mbps speed (1=100,0=10) */
  62. int auto_neg; /* Auto negotiate done */
  63. unsigned char hwaddr[6]; /* MAC Address */
  64. /* Descriptors */
  65. greth_bd *rxbd_base, *rxbd_max;
  66. greth_bd *txbd_base, *txbd_max;
  67. greth_bd *rxbd_curr;
  68. /* rx buffers in rx descriptors */
  69. void *rxbuf_base; /* (GRETH_RXBUF_SIZE+ALIGNBYTES) * GRETH_RXBD_CNT */
  70. /* unused for gbit_mac, temp buffer for sending packets with unligned
  71. * start.
  72. * Pointer to packet allocated with malloc.
  73. */
  74. void *txbuf;
  75. struct {
  76. /* rx status */
  77. unsigned int rx_packets,
  78. rx_crc_errors, rx_frame_errors, rx_length_errors, rx_errors;
  79. /* tx stats */
  80. unsigned int tx_packets,
  81. tx_latecol_errors,
  82. tx_underrun_errors, tx_limit_errors, tx_errors;
  83. } stats;
  84. } greth_priv;
  85. /* Read MII register 'addr' from core 'regs' */
  86. static int read_mii(int addr, volatile greth_regs * regs)
  87. {
  88. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  89. }
  90. GRETH_REGSAVE(&regs->mdio, (0 << 11) | ((addr & 0x1F) << 6) | 2);
  91. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  92. }
  93. if (!(GRETH_REGLOAD(&regs->mdio) & GRETH_MII_NVALID)) {
  94. return (GRETH_REGLOAD(&regs->mdio) >> 16) & 0xFFFF;
  95. } else {
  96. return -1;
  97. }
  98. }
  99. static void write_mii(int addr, int data, volatile greth_regs * regs)
  100. {
  101. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  102. }
  103. GRETH_REGSAVE(&regs->mdio,
  104. ((data & 0xFFFF) << 16) | (0 << 11) | ((addr & 0x1F) << 6)
  105. | 1);
  106. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  107. }
  108. }
  109. /* init/start hardware and allocate descriptor buffers for rx side
  110. *
  111. */
  112. int greth_init(struct eth_device *dev, bd_t * bis)
  113. {
  114. int i;
  115. greth_priv *greth = dev->priv;
  116. greth_regs *regs = greth->regs;
  117. #ifdef DEBUG
  118. printf("greth_init\n");
  119. #endif
  120. GRETH_REGSAVE(&regs->control, 0);
  121. if (!greth->rxbd_base) {
  122. /* allocate descriptors */
  123. greth->rxbd_base = (greth_bd *)
  124. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  125. greth->txbd_base = (greth_bd *)
  126. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  127. /* allocate buffers to all descriptors */
  128. greth->rxbuf_base =
  129. malloc(GRETH_RXBUF_EFF_SIZE * GRETH_RXBD_CNT);
  130. }
  131. /* initate rx decriptors */
  132. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  133. greth->rxbd_base[i].addr = (unsigned int)
  134. greth->rxbuf_base + (GRETH_RXBUF_EFF_SIZE * i);
  135. /* enable desciptor & set wrap bit if last descriptor */
  136. if (i >= (GRETH_RXBD_CNT - 1)) {
  137. greth->rxbd_base[i].stat = GRETH_BD_EN | GRETH_BD_WR;
  138. } else {
  139. greth->rxbd_base[i].stat = GRETH_BD_EN;
  140. }
  141. }
  142. /* initiate indexes */
  143. greth->rxbd_curr = greth->rxbd_base;
  144. greth->rxbd_max = greth->rxbd_base + (GRETH_RXBD_CNT - 1);
  145. greth->txbd_max = greth->txbd_base + (GRETH_TXBD_CNT - 1);
  146. /*
  147. * greth->txbd_base->addr = 0;
  148. * greth->txbd_base->stat = GRETH_BD_WR;
  149. */
  150. /* initate tx decriptors */
  151. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  152. greth->txbd_base[i].addr = 0;
  153. /* enable desciptor & set wrap bit if last descriptor */
  154. if (i >= (GRETH_RXBD_CNT - 1)) {
  155. greth->txbd_base[i].stat = GRETH_BD_WR;
  156. } else {
  157. greth->txbd_base[i].stat = 0;
  158. }
  159. }
  160. /**** SET HARDWARE REGS ****/
  161. /* Set pointer to tx/rx descriptor areas */
  162. GRETH_REGSAVE(&regs->rx_desc_p, (unsigned int)&greth->rxbd_base[0]);
  163. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)&greth->txbd_base[0]);
  164. /* Enable Transmitter, GRETH will now scan descriptors for packets
  165. * to transmitt */
  166. #ifdef DEBUG
  167. printf("greth_init: enabling receiver\n");
  168. #endif
  169. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  170. return 0;
  171. }
  172. /* Initiate PHY to a relevant speed
  173. * return:
  174. * - 0 = success
  175. * - 1 = timeout/fail
  176. */
  177. int greth_init_phy(greth_priv * dev, bd_t * bis)
  178. {
  179. greth_regs *regs = dev->regs;
  180. int tmp, tmp1, tmp2, i;
  181. unsigned int start, timeout;
  182. /* X msecs to ticks */
  183. timeout = usec2ticks(GRETH_PHY_TIMEOUT_MS * 1000);
  184. /* Get system timer0 current value
  185. * Total timeout is 5s
  186. */
  187. start = get_timer(0);
  188. /* get phy control register default values */
  189. while ((tmp = read_mii(0, regs)) & 0x8000) {
  190. if (get_timer(start) > timeout)
  191. return 1; /* Fail */
  192. }
  193. /* reset PHY and wait for completion */
  194. write_mii(0, 0x8000 | tmp, regs);
  195. while (((tmp = read_mii(0, regs))) & 0x8000) {
  196. if (get_timer(start) > timeout)
  197. return 1; /* Fail */
  198. }
  199. /* Check if PHY is autoneg capable and then determine operating
  200. * mode, otherwise force it to 10 Mbit halfduplex
  201. */
  202. dev->gb = 0;
  203. dev->fd = 0;
  204. dev->sp = 0;
  205. dev->auto_neg = 0;
  206. if (!((tmp >> 12) & 1)) {
  207. write_mii(0, 0, regs);
  208. } else {
  209. /* wait for auto negotiation to complete and then check operating mode */
  210. dev->auto_neg = 1;
  211. i = 0;
  212. while (!(((tmp = read_mii(1, regs)) >> 5) & 1)) {
  213. if (get_timer(start) > timeout) {
  214. printf("Auto negotiation timed out. "
  215. "Selecting default config\n");
  216. tmp = read_mii(0, regs);
  217. dev->gb = ((tmp >> 6) & 1)
  218. && !((tmp >> 13) & 1);
  219. dev->sp = !((tmp >> 6) & 1)
  220. && ((tmp >> 13) & 1);
  221. dev->fd = (tmp >> 8) & 1;
  222. goto auto_neg_done;
  223. }
  224. }
  225. if ((tmp >> 8) & 1) {
  226. tmp1 = read_mii(9, regs);
  227. tmp2 = read_mii(10, regs);
  228. if ((tmp1 & GRETH_MII_EXTADV_1000FD) &&
  229. (tmp2 & GRETH_MII_EXTPRT_1000FD)) {
  230. dev->gb = 1;
  231. dev->fd = 1;
  232. }
  233. if ((tmp1 & GRETH_MII_EXTADV_1000HD) &&
  234. (tmp2 & GRETH_MII_EXTPRT_1000HD)) {
  235. dev->gb = 1;
  236. dev->fd = 0;
  237. }
  238. }
  239. if ((dev->gb == 0) || ((dev->gb == 1) && (dev->gbit_mac == 0))) {
  240. tmp1 = read_mii(4, regs);
  241. tmp2 = read_mii(5, regs);
  242. if ((tmp1 & GRETH_MII_100TXFD) &&
  243. (tmp2 & GRETH_MII_100TXFD)) {
  244. dev->sp = 1;
  245. dev->fd = 1;
  246. }
  247. if ((tmp1 & GRETH_MII_100TXHD) &&
  248. (tmp2 & GRETH_MII_100TXHD)) {
  249. dev->sp = 1;
  250. dev->fd = 0;
  251. }
  252. if ((tmp1 & GRETH_MII_10FD) && (tmp2 & GRETH_MII_10FD)) {
  253. dev->fd = 1;
  254. }
  255. if ((dev->gb == 1) && (dev->gbit_mac == 0)) {
  256. dev->gb = 0;
  257. dev->fd = 0;
  258. write_mii(0, dev->sp << 13, regs);
  259. }
  260. }
  261. }
  262. auto_neg_done:
  263. #ifdef DEBUG
  264. printf("%s GRETH Ethermac at [0x%x] irq %d. Running \
  265. %d Mbps %s duplex\n", dev->gbit_mac ? "10/100/1000" : "10/100", (unsigned int)(regs), (unsigned int)(dev->irq), dev->gb ? 1000 : (dev->sp ? 100 : 10), dev->fd ? "full" : "half");
  266. #endif
  267. /* Read out PHY info if extended registers are available */
  268. if (tmp & 1) {
  269. tmp1 = read_mii(2, regs);
  270. tmp2 = read_mii(3, regs);
  271. tmp1 = (tmp1 << 6) | ((tmp2 >> 10) & 0x3F);
  272. tmp = tmp2 & 0xF;
  273. tmp2 = (tmp2 >> 4) & 0x3F;
  274. #ifdef DEBUG
  275. printf("PHY: Vendor %x Device %x Revision %d\n", tmp1,
  276. tmp2, tmp);
  277. #endif
  278. } else {
  279. printf("PHY info not available\n");
  280. }
  281. /* set speed and duplex bits in control register */
  282. GRETH_REGORIN(&regs->control,
  283. (dev->gb << 8) | (dev->sp << 7) | (dev->fd << 4));
  284. return 0;
  285. }
  286. void greth_halt(struct eth_device *dev)
  287. {
  288. greth_priv *greth;
  289. greth_regs *regs;
  290. int i;
  291. #ifdef DEBUG
  292. printf("greth_halt\n");
  293. #endif
  294. if (!dev || !dev->priv)
  295. return;
  296. greth = dev->priv;
  297. regs = greth->regs;
  298. if (!regs)
  299. return;
  300. /* disable receiver/transmitter by clearing the enable bits */
  301. GRETH_REGANDIN(&regs->control, ~(GRETH_RXEN | GRETH_TXEN));
  302. /* reset rx/tx descriptors */
  303. if (greth->rxbd_base) {
  304. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  305. greth->rxbd_base[i].stat =
  306. (i >= (GRETH_RXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  307. }
  308. }
  309. if (greth->txbd_base) {
  310. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  311. greth->txbd_base[i].stat =
  312. (i >= (GRETH_TXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  313. }
  314. }
  315. }
  316. int greth_send(struct eth_device *dev, volatile void *eth_data, int data_length)
  317. {
  318. greth_priv *greth = dev->priv;
  319. greth_regs *regs = greth->regs;
  320. greth_bd *txbd;
  321. void *txbuf;
  322. unsigned int status;
  323. #ifdef DEBUG
  324. printf("greth_send\n");
  325. #endif
  326. /* send data, wait for data to be sent, then return */
  327. if (((unsigned int)eth_data & (GRETH_BUF_ALIGN - 1))
  328. && !greth->gbit_mac) {
  329. /* data not aligned as needed by GRETH 10/100, solve this by allocating 4 byte aligned buffer
  330. * and copy data to before giving it to GRETH.
  331. */
  332. if (!greth->txbuf) {
  333. greth->txbuf = malloc(GRETH_RXBUF_SIZE);
  334. #ifdef DEBUG
  335. printf("GRETH: allocated aligned tx-buf\n");
  336. #endif
  337. }
  338. txbuf = greth->txbuf;
  339. /* copy data info buffer */
  340. memcpy((char *)txbuf, (char *)eth_data, data_length);
  341. /* keep buffer to next time */
  342. } else {
  343. txbuf = (void *)eth_data;
  344. }
  345. /* get descriptor to use, only 1 supported... hehe easy */
  346. txbd = greth->txbd_base;
  347. /* setup descriptor to wrap around to it self */
  348. txbd->addr = (unsigned int)txbuf;
  349. txbd->stat = GRETH_BD_EN | GRETH_BD_WR | data_length;
  350. /* Remind Core which descriptor to use when sending */
  351. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)txbd);
  352. /* initate send by enabling transmitter */
  353. GRETH_REGORIN(&regs->control, GRETH_TXEN);
  354. /* Wait for data to be sent */
  355. while ((status = GRETH_REGLOAD(&txbd->stat)) & GRETH_BD_EN) {
  356. ;
  357. }
  358. /* was the packet transmitted succesfully? */
  359. if (status & GRETH_TXBD_ERR_AL) {
  360. greth->stats.tx_limit_errors++;
  361. }
  362. if (status & GRETH_TXBD_ERR_UE) {
  363. greth->stats.tx_underrun_errors++;
  364. }
  365. if (status & GRETH_TXBD_ERR_LC) {
  366. greth->stats.tx_latecol_errors++;
  367. }
  368. if (status &
  369. (GRETH_TXBD_ERR_LC | GRETH_TXBD_ERR_UE | GRETH_TXBD_ERR_AL)) {
  370. /* any error */
  371. greth->stats.tx_errors++;
  372. return -1;
  373. }
  374. /* bump tx packet counter */
  375. greth->stats.tx_packets++;
  376. /* return succefully */
  377. return 0;
  378. }
  379. int greth_recv(struct eth_device *dev)
  380. {
  381. greth_priv *greth = dev->priv;
  382. greth_regs *regs = greth->regs;
  383. greth_bd *rxbd;
  384. unsigned int status, len = 0, bad;
  385. unsigned char *d;
  386. int enable = 0;
  387. int i;
  388. #ifdef DEBUG
  389. /* printf("greth_recv\n"); */
  390. #endif
  391. /* Receive One packet only, but clear as many error packets as there are
  392. * available.
  393. */
  394. {
  395. /* current receive descriptor */
  396. rxbd = greth->rxbd_curr;
  397. /* get status of next received packet */
  398. status = GRETH_REGLOAD(&rxbd->stat);
  399. bad = 0;
  400. /* stop if no more packets received */
  401. if (status & GRETH_BD_EN) {
  402. goto done;
  403. }
  404. #ifdef DEBUG
  405. printf("greth_recv: packet 0x%lx, 0x%lx, len: %d\n",
  406. (unsigned int)rxbd, status, status & GRETH_BD_LEN);
  407. #endif
  408. /* Check status for errors.
  409. */
  410. if (status & GRETH_RXBD_ERR_FT) {
  411. greth->stats.rx_length_errors++;
  412. bad = 1;
  413. }
  414. if (status & (GRETH_RXBD_ERR_AE | GRETH_RXBD_ERR_OE)) {
  415. greth->stats.rx_frame_errors++;
  416. bad = 1;
  417. }
  418. if (status & GRETH_RXBD_ERR_CRC) {
  419. greth->stats.rx_crc_errors++;
  420. bad = 1;
  421. }
  422. if (bad) {
  423. greth->stats.rx_errors++;
  424. printf
  425. ("greth_recv: Bad packet (%d, %d, %d, 0x%08x, %d)\n",
  426. greth->stats.rx_length_errors,
  427. greth->stats.rx_frame_errors,
  428. greth->stats.rx_crc_errors, status,
  429. greth->stats.rx_packets);
  430. /* print all rx descriptors */
  431. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  432. printf("[%d]: Stat=0x%lx, Addr=0x%lx\n", i,
  433. GRETH_REGLOAD(&greth->rxbd_base[i].stat),
  434. GRETH_REGLOAD(&greth->rxbd_base[i].
  435. addr));
  436. }
  437. } else {
  438. /* Process the incoming packet. */
  439. len = status & GRETH_BD_LEN;
  440. d = (char *)rxbd->addr;
  441. #ifdef DEBUG
  442. printf
  443. ("greth_recv: new packet, length: %d. data: %x %x %x %x %x %x %x %x\n",
  444. len, d[0], d[1], d[2], d[3], d[4], d[5], d[6],
  445. d[7]);
  446. #endif
  447. /* flush all data cache to make sure we're not reading old packet data */
  448. sparc_dcache_flush_all();
  449. /* pass packet on to network subsystem */
  450. NetReceive((void *)d, len);
  451. /* bump stats counters */
  452. greth->stats.rx_packets++;
  453. /* bad is now 0 ==> will stop loop */
  454. }
  455. /* reenable descriptor to receive more packet with this descriptor, wrap around if needed */
  456. rxbd->stat =
  457. GRETH_BD_EN |
  458. (((unsigned int)greth->rxbd_curr >=
  459. (unsigned int)greth->rxbd_max) ? GRETH_BD_WR : 0);
  460. enable = 1;
  461. /* increase index */
  462. greth->rxbd_curr =
  463. ((unsigned int)greth->rxbd_curr >=
  464. (unsigned int)greth->rxbd_max) ? greth->
  465. rxbd_base : (greth->rxbd_curr + 1);
  466. };
  467. if (enable) {
  468. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  469. }
  470. done:
  471. /* return positive length of packet or 0 if non recieved */
  472. return len;
  473. }
  474. void greth_set_hwaddr(greth_priv * greth, unsigned char *mac)
  475. {
  476. /* save new MAC address */
  477. greth->dev->enetaddr[0] = greth->hwaddr[0] = mac[0];
  478. greth->dev->enetaddr[1] = greth->hwaddr[1] = mac[1];
  479. greth->dev->enetaddr[2] = greth->hwaddr[2] = mac[2];
  480. greth->dev->enetaddr[3] = greth->hwaddr[3] = mac[3];
  481. greth->dev->enetaddr[4] = greth->hwaddr[4] = mac[4];
  482. greth->dev->enetaddr[5] = greth->hwaddr[5] = mac[5];
  483. greth->regs->esa_msb = (mac[0] << 8) | mac[1];
  484. greth->regs->esa_lsb =
  485. (mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5];
  486. #ifdef DEBUG
  487. printf("GRETH: New MAC address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  488. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  489. #endif
  490. }
  491. int greth_initialize(bd_t * bis)
  492. {
  493. greth_priv *greth;
  494. ambapp_apbdev apbdev;
  495. struct eth_device *dev;
  496. int i;
  497. char *addr_str, *end;
  498. unsigned char addr[6];
  499. #ifdef DEBUG
  500. printf("Scanning for GRETH\n");
  501. #endif
  502. /* Find Device & IRQ via AMBA Plug&Play information */
  503. if (ambapp_apb_first(VENDOR_GAISLER, GAISLER_ETHMAC, &apbdev) != 1) {
  504. return -1; /* GRETH not found */
  505. }
  506. greth = (greth_priv *) malloc(sizeof(greth_priv));
  507. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  508. memset(dev, 0, sizeof(struct eth_device));
  509. memset(greth, 0, sizeof(greth_priv));
  510. greth->regs = (greth_regs *) apbdev.address;
  511. greth->irq = apbdev.irq;
  512. #ifdef DEBUG
  513. printf("Found GRETH at 0x%lx, irq %d\n", greth->regs, greth->irq);
  514. #endif
  515. dev->priv = (void *)greth;
  516. dev->iobase = (unsigned int)greth->regs;
  517. dev->init = greth_init;
  518. dev->halt = greth_halt;
  519. dev->send = greth_send;
  520. dev->recv = greth_recv;
  521. greth->dev = dev;
  522. /* Reset Core */
  523. GRETH_REGSAVE(&greth->regs->control, GRETH_RESET);
  524. /* Wait for core to finish reset cycle */
  525. while (GRETH_REGLOAD(&greth->regs->control) & GRETH_RESET) ;
  526. /* Get the phy address which assumed to have been set
  527. correctly with the reset value in hardware */
  528. greth->phyaddr = (GRETH_REGLOAD(&greth->regs->mdio) >> 11) & 0x1F;
  529. /* Check if mac is gigabit capable */
  530. greth->gbit_mac = (GRETH_REGLOAD(&greth->regs->control) >> 27) & 1;
  531. /* Make descriptor string */
  532. if (greth->gbit_mac) {
  533. sprintf(dev->name, "GRETH 10/100/GB");
  534. } else {
  535. sprintf(dev->name, "GRETH 10/100");
  536. }
  537. /* initiate PHY, select speed/duplex depending on connected PHY */
  538. if (greth_init_phy(greth, bis)) {
  539. /* Failed to init PHY (timedout) */
  540. return -1;
  541. }
  542. /* Register Device to EtherNet subsystem */
  543. eth_register(dev);
  544. /* Get MAC address */
  545. if ((addr_str = getenv("ethaddr")) != NULL) {
  546. for (i = 0; i < 6; i++) {
  547. addr[i] =
  548. addr_str ? simple_strtoul(addr_str, &end, 16) : 0;
  549. if (addr_str) {
  550. addr_str = (*end) ? end + 1 : end;
  551. }
  552. }
  553. } else {
  554. /* HW Address not found in environment, Set default HW address */
  555. addr[0] = GRETH_HWADDR_0; /* MSB */
  556. addr[1] = GRETH_HWADDR_1;
  557. addr[2] = GRETH_HWADDR_2;
  558. addr[3] = GRETH_HWADDR_3;
  559. addr[4] = GRETH_HWADDR_4;
  560. addr[5] = GRETH_HWADDR_5; /* LSB */
  561. }
  562. /* set and remember MAC address */
  563. greth_set_hwaddr(greth, addr);
  564. return 0;
  565. }