cmd_reginfo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * (C) Copyright 2000
  3. * Subodh Nijsure, SkyStream Networks, snijsure@skystream.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #if defined(CONFIG_8xx)
  26. #include <mpc8xx.h>
  27. #elif defined (CONFIG_405GP) || defined(CONFIG_405EP)
  28. #include <asm/processor.h>
  29. #elif defined (CONFIG_5xx)
  30. #include <mpc5xx.h>
  31. #elif defined (CONFIG_MPC5200)
  32. #include <mpc5xxx.h>
  33. #elif defined (CONFIG_MPC86xx)
  34. extern void mpc86xx_reginfo(void);
  35. #endif
  36. int do_reginfo (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  37. {
  38. #if defined(CONFIG_8xx)
  39. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  40. volatile memctl8xx_t *memctl = &immap->im_memctl;
  41. volatile sysconf8xx_t *sysconf = &immap->im_siu_conf;
  42. volatile sit8xx_t *timers = &immap->im_sit;
  43. /* Hopefully more PowerPC knowledgable people will add code to display
  44. * other useful registers
  45. */
  46. printf ("\nSystem Configuration registers\n"
  47. "\tIMMR\t0x%08X\n", get_immr(0));
  48. printf("\tSIUMCR\t0x%08X", sysconf->sc_siumcr);
  49. printf("\tSYPCR\t0x%08X\n",sysconf->sc_sypcr);
  50. printf("\tSWT\t0x%08X", sysconf->sc_swt);
  51. printf("\tSWSR\t0x%04X\n", sysconf->sc_swsr);
  52. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X\n",
  53. sysconf->sc_sipend, sysconf->sc_simask);
  54. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X\n",
  55. sysconf->sc_siel, sysconf->sc_sivec);
  56. printf("\tTESR\t0x%08X\tSDCR\t0x%08X\n",
  57. sysconf->sc_tesr, sysconf->sc_sdcr);
  58. printf ("Memory Controller Registers\n"
  59. "\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  60. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  61. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  62. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  63. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", memctl->memc_br4, memctl->memc_or4);
  64. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", memctl->memc_br5, memctl->memc_or5);
  65. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", memctl->memc_br6, memctl->memc_or6);
  66. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", memctl->memc_br7, memctl->memc_or7);
  67. printf ("\n"
  68. "\tmamr\t0x%08X\tmbmr\t0x%08X \n",
  69. memctl->memc_mamr, memctl->memc_mbmr );
  70. printf("\tmstat\t0x%08X\tmptpr\t0x%08X \n",
  71. memctl->memc_mstat, memctl->memc_mptpr );
  72. printf("\tmdr\t0x%08X \n", memctl->memc_mdr);
  73. printf ("\nSystem Integration Timers\n"
  74. "\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n",
  75. timers->sit_tbscr, timers->sit_rtcsc);
  76. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  77. /*
  78. * May be some CPM info here?
  79. */
  80. #elif defined (CONFIG_405GP)
  81. printf ("\n405GP registers; MSR=%08x\n",mfmsr());
  82. printf ("\nUniversal Interrupt Controller Regs\n"
  83. "uicsr uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  84. "\n"
  85. "%08x %08x %08x %08x %08x %08x %08x %08x\n",
  86. mfdcr(uicsr),
  87. mfdcr(uicer),
  88. mfdcr(uiccr),
  89. mfdcr(uicpr),
  90. mfdcr(uictr),
  91. mfdcr(uicmsr),
  92. mfdcr(uicvr),
  93. mfdcr(uicvcr));
  94. puts ("\nMemory (SDRAM) Configuration\n"
  95. "besra besrsa besrb besrsb bear mcopt1 rtr pmit\n");
  96. mtdcr(memcfga,mem_besra); printf ("%08x ", mfdcr(memcfgd));
  97. mtdcr(memcfga,mem_besrsa); printf ("%08x ", mfdcr(memcfgd));
  98. mtdcr(memcfga,mem_besrb); printf ("%08x ", mfdcr(memcfgd));
  99. mtdcr(memcfga,mem_besrsb); printf ("%08x ", mfdcr(memcfgd));
  100. mtdcr(memcfga,mem_bear); printf ("%08x ", mfdcr(memcfgd));
  101. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  102. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  103. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  104. puts ("\n"
  105. "mb0cf mb1cf mb2cf mb3cf sdtr1 ecccf eccerr\n");
  106. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  107. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  108. mtdcr(memcfga,mem_mb2cf); printf ("%08x ", mfdcr(memcfgd));
  109. mtdcr(memcfga,mem_mb3cf); printf ("%08x ", mfdcr(memcfgd));
  110. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  111. mtdcr(memcfga,mem_ecccf); printf ("%08x ", mfdcr(memcfgd));
  112. mtdcr(memcfga,mem_eccerr); printf ("%08x ", mfdcr(memcfgd));
  113. printf ("\n\n"
  114. "DMA Channels\n"
  115. "dmasr dmasgc dmaadr\n"
  116. "%08x %08x %08x\n"
  117. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n"
  118. "%08x %08x %08x %08x %08x\n"
  119. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n"
  120. "%08x %08x %08x %08x %08x\n",
  121. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  122. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  123. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  124. printf (
  125. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  126. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  127. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  128. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  129. puts ("\n"
  130. "External Bus\n"
  131. "pbear pbesr0 pbesr1 epcr\n");
  132. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  133. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  134. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  135. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  136. puts ("\n"
  137. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  138. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  139. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  140. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  141. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  142. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  143. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  144. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  145. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  146. puts ("\n"
  147. "pb4cr pb4ap pb5cr bp5ap pb6cr pb6ap pb7cr pb7ap\n");
  148. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  149. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  150. mtdcr(ebccfga,pb5cr); printf ("%08x ", mfdcr(ebccfgd));
  151. mtdcr(ebccfga,pb5ap); printf ("%08x ", mfdcr(ebccfgd));
  152. mtdcr(ebccfga,pb6cr); printf ("%08x ", mfdcr(ebccfgd));
  153. mtdcr(ebccfga,pb6ap); printf ("%08x ", mfdcr(ebccfgd));
  154. mtdcr(ebccfga,pb7cr); printf ("%08x ", mfdcr(ebccfgd));
  155. mtdcr(ebccfga,pb7ap); printf ("%08x ", mfdcr(ebccfgd));
  156. puts ("\n\n");
  157. #elif defined(CONFIG_405EP)
  158. printf ("\n405EP registers; MSR=%08x\n",mfmsr());
  159. printf ("\nUniversal Interrupt Controller Regs\n"
  160. "uicsr uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  161. "\n"
  162. "%08x %08x %08x %08x %08x %08x %08x %08x\n",
  163. mfdcr(uicsr),
  164. mfdcr(uicer),
  165. mfdcr(uiccr),
  166. mfdcr(uicpr),
  167. mfdcr(uictr),
  168. mfdcr(uicmsr),
  169. mfdcr(uicvr),
  170. mfdcr(uicvcr));
  171. puts ("\nMemory (SDRAM) Configuration\n"
  172. "mcopt1 rtr pmit mb0cf mb1cf sdtr1\n");
  173. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  174. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  175. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  176. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  177. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  178. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  179. printf ("\n\n"
  180. "DMA Channels\n"
  181. "dmasr dmasgc dmaadr\n" "%08x %08x %08x\n"
  182. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n" "%08x %08x %08x %08x %08x\n"
  183. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n" "%08x %08x %08x %08x %08x\n",
  184. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  185. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  186. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  187. printf (
  188. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  189. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  190. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  191. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  192. puts ("\n"
  193. "External Bus\n"
  194. "pbear pbesr0 pbesr1 epcr\n");
  195. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  196. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  197. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  198. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  199. puts ("\n"
  200. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  201. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  202. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  203. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  204. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  205. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  206. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  207. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  208. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  209. puts ("\n"
  210. "pb4cr pb4ap\n");
  211. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  212. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  213. puts ("\n\n");
  214. #elif defined(CONFIG_5xx)
  215. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  216. volatile memctl5xx_t *memctl = &immap->im_memctl;
  217. volatile sysconf5xx_t *sysconf = &immap->im_siu_conf;
  218. volatile sit5xx_t *timers = &immap->im_sit;
  219. volatile car5xx_t *car = &immap->im_clkrst;
  220. volatile uimb5xx_t *uimb = &immap->im_uimb;
  221. puts ("\nSystem Configuration registers\n");
  222. printf("\tIMMR\t0x%08X\tSIUMCR\t0x%08X \n", get_immr(0), sysconf->sc_siumcr);
  223. printf("\tSYPCR\t0x%08X\tSWSR\t0x%04X \n" ,sysconf->sc_sypcr, sysconf->sc_swsr);
  224. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X \n", sysconf->sc_sipend, sysconf->sc_simask);
  225. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X \n", sysconf->sc_siel, sysconf->sc_sivec);
  226. printf("\tTESR\t0x%08X\n", sysconf->sc_tesr);
  227. puts ("\nMemory Controller Registers\n");
  228. printf("\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  229. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  230. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  231. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  232. printf("\tDMBR\t0x%08X\tDMOR\t0x%08X \n", memctl->memc_dmbr, memctl->memc_dmor );
  233. printf("\tMSTAT\t0x%08X\n", memctl->memc_mstat);
  234. puts ("\nSystem Integration Timers\n");
  235. printf("\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n", timers->sit_tbscr, timers->sit_rtcsc);
  236. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  237. puts ("\nClocks and Reset\n");
  238. printf("\tSCCR\t0x%08X\tPLPRCR\t0x%08X \n", car->car_sccr, car->car_plprcr);
  239. puts ("\nU-Bus to IMB3 Bus Interface\n");
  240. printf("\tUMCR\t0x%08X\tUIPEND\t0x%08X \n", uimb->uimb_umcr, uimb->uimb_uipend);
  241. puts ("\n\n");
  242. #elif defined(CONFIG_MPC5200)
  243. puts ("\nMPC5200 registers\n");
  244. printf ("MBAR=%08x\n", CFG_MBAR);
  245. puts ("Memory map registers\n");
  246. printf ("\tCS0: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  247. *(volatile ulong*)MPC5XXX_CS0_START,
  248. *(volatile ulong*)MPC5XXX_CS0_STOP,
  249. *(volatile ulong*)MPC5XXX_CS0_CFG,
  250. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00010000) ? 1 : 0);
  251. printf ("\tCS1: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  252. *(volatile ulong*)MPC5XXX_CS1_START,
  253. *(volatile ulong*)MPC5XXX_CS1_STOP,
  254. *(volatile ulong*)MPC5XXX_CS1_CFG,
  255. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00020000) ? 1 : 0);
  256. printf ("\tCS2: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  257. *(volatile ulong*)MPC5XXX_CS2_START,
  258. *(volatile ulong*)MPC5XXX_CS2_STOP,
  259. *(volatile ulong*)MPC5XXX_CS2_CFG,
  260. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00040000) ? 1 : 0);
  261. printf ("\tCS3: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  262. *(volatile ulong*)MPC5XXX_CS3_START,
  263. *(volatile ulong*)MPC5XXX_CS3_STOP,
  264. *(volatile ulong*)MPC5XXX_CS3_CFG,
  265. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00080000) ? 1 : 0);
  266. printf ("\tCS4: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  267. *(volatile ulong*)MPC5XXX_CS4_START,
  268. *(volatile ulong*)MPC5XXX_CS4_STOP,
  269. *(volatile ulong*)MPC5XXX_CS4_CFG,
  270. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00100000) ? 1 : 0);
  271. printf ("\tCS5: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  272. *(volatile ulong*)MPC5XXX_CS5_START,
  273. *(volatile ulong*)MPC5XXX_CS5_STOP,
  274. *(volatile ulong*)MPC5XXX_CS5_CFG,
  275. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00200000) ? 1 : 0);
  276. printf ("\tCS6: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  277. *(volatile ulong*)MPC5XXX_CS6_START,
  278. *(volatile ulong*)MPC5XXX_CS6_STOP,
  279. *(volatile ulong*)MPC5XXX_CS6_CFG,
  280. (*(volatile ulong*)MPC5XXX_ADDECR & 0x04000000) ? 1 : 0);
  281. printf ("\tCS7: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  282. *(volatile ulong*)MPC5XXX_CS7_START,
  283. *(volatile ulong*)MPC5XXX_CS7_STOP,
  284. *(volatile ulong*)MPC5XXX_CS7_CFG,
  285. (*(volatile ulong*)MPC5XXX_ADDECR & 0x08000000) ? 1 : 0);
  286. printf ("\tBOOTCS: start %08lX\tstop %08lX\tconfig %08lX\ten %d\n",
  287. *(volatile ulong*)MPC5XXX_BOOTCS_START,
  288. *(volatile ulong*)MPC5XXX_BOOTCS_STOP,
  289. *(volatile ulong*)MPC5XXX_BOOTCS_CFG,
  290. (*(volatile ulong*)MPC5XXX_ADDECR & 0x02000000) ? 1 : 0);
  291. printf ("\tSDRAMCS0: %08lX\n",
  292. *(volatile ulong*)MPC5XXX_SDRAM_CS0CFG);
  293. printf ("\tSDRAMCS1: %08lX\n",
  294. *(volatile ulong*)MPC5XXX_SDRAM_CS1CFG);
  295. #elif defined(CONFIG_MPC86xx)
  296. mpc86xx_reginfo();
  297. #elif defined(CONFIG_BLACKFIN)
  298. puts("\nSystem Configuration registers\n");
  299. puts("\nPLL Registers\n");
  300. printf("\tPLL_DIV: 0x%04x PLL_CTL: 0x%04x\n",
  301. bfin_read_PLL_DIV(), bfin_read_PLL_CTL());
  302. printf("\tPLL_STAT: 0x%04x PLL_LOCKCNT: 0x%04x\n",
  303. bfin_read_PLL_STAT(), bfin_read_PLL_LOCKCNT());
  304. printf("\tVR_CTL: 0x%04x\n", bfin_read_VR_CTL());
  305. puts("\nEBIU AMC Registers\n");
  306. printf("\tEBIU_AMGCTL: 0x%04x\n", bfin_read_EBIU_AMGCTL());
  307. printf("\tEBIU_AMBCTL0: 0x%08x EBIU_AMBCTL1: 0x%08x\n",
  308. bfin_read_EBIU_AMBCTL0(), bfin_read_EBIU_AMBCTL1());
  309. # ifdef EBIU_MODE
  310. printf("\tEBIU_MBSCTL: 0x%08x EBIU_ARBSTAT: 0x%08x\n",
  311. bfin_read_EBIU_MBSCTL(), bfin_read_EBIU_ARBSTAT());
  312. printf("\tEBIU_MODE: 0x%08x EBIU_FCTL: 0x%08x\n",
  313. bfin_read_EBIU_MODE(), bfin_read_EBIU_FCTL());
  314. # endif
  315. # ifdef EBIU_RSTCTL
  316. puts("\nEBIU DDR Registers\n");
  317. printf("\tEBIU_DDRCTL0: 0x%08x EBIU_DDRCTL1: 0x%08x\n",
  318. bfin_read_EBIU_DDRCTL0(), bfin_read_EBIU_DDRCTL1());
  319. printf("\tEBIU_DDRCTL2: 0x%08x EBIU_DDRCTL3: 0x%08x\n",
  320. bfin_read_EBIU_DDRCTL2(), bfin_read_EBIU_DDRCTL3());
  321. printf("\tEBIU_DDRQUE: 0x%08x EBIU_RSTCTL 0x%04x\n",
  322. bfin_read_EBIU_DDRQUE(), bfin_read_EBIU_RSTCTL());
  323. printf("\tEBIU_ERRADD: 0x%08x EBIU_ERRMST: 0x%04x\n",
  324. bfin_read_EBIU_ERRADD(), bfin_read_EBIU_ERRMST());
  325. # else
  326. puts("\nEBIU SDC Registers\n");
  327. printf("\tEBIU_SDRRC: 0x%04x EBIU_SDBCTL: 0x%04x\n",
  328. bfin_read_EBIU_SDRRC(), bfin_read_EBIU_SDBCTL());
  329. printf("\tEBIU_SDSTAT: 0x%04x EBIU_SDGCTL: 0x%08x\n",
  330. bfin_read_EBIU_SDSTAT(), bfin_read_EBIU_SDGCTL());
  331. # endif
  332. #endif /* CONFIG_BLACKFIN */
  333. return 0;
  334. }
  335. /**************************************************/
  336. #if defined(CONFIG_CMD_REGINFO)
  337. U_BOOT_CMD(
  338. reginfo, 2, 1, do_reginfo,
  339. "reginfo - print register information\n",
  340. );
  341. #endif