ctrl_regs.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. extern unsigned int picos_to_mclk(unsigned int picos);
  18. /*
  19. * Determine Rtt value.
  20. *
  21. * This should likely be either board or controller specific.
  22. *
  23. * Rtt(nominal) - DDR2:
  24. * 0 = Rtt disabled
  25. * 1 = 75 ohm
  26. * 2 = 150 ohm
  27. * 3 = 50 ohm
  28. * Rtt(nominal) - DDR3:
  29. * 0 = Rtt disabled
  30. * 1 = 60 ohm
  31. * 2 = 120 ohm
  32. * 3 = 40 ohm
  33. * 4 = 20 ohm
  34. * 5 = 30 ohm
  35. *
  36. * FIXME: Apparently 8641 needs a value of 2
  37. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  38. *
  39. * FIXME: There was some effort down this line earlier:
  40. *
  41. * unsigned int i;
  42. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  43. * if (popts->dimmslot[i].num_valid_cs
  44. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  45. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  46. * rtt = 2;
  47. * break;
  48. * }
  49. * }
  50. */
  51. static inline int fsl_ddr_get_rtt(void)
  52. {
  53. int rtt;
  54. #if defined(CONFIG_FSL_DDR1)
  55. rtt = 0;
  56. #elif defined(CONFIG_FSL_DDR2)
  57. rtt = 3;
  58. #else
  59. rtt = 0;
  60. #endif
  61. return rtt;
  62. }
  63. /*
  64. * compute the CAS write latency according to DDR3 spec
  65. * CWL = 5 if tCK >= 2.5ns
  66. * 6 if 2.5ns > tCK >= 1.875ns
  67. * 7 if 1.875ns > tCK >= 1.5ns
  68. * 8 if 1.5ns > tCK >= 1.25ns
  69. */
  70. static inline unsigned int compute_cas_write_latency(void)
  71. {
  72. unsigned int cwl;
  73. const unsigned int mclk_ps = get_memory_clk_period_ps();
  74. if (mclk_ps >= 2500)
  75. cwl = 5;
  76. else if (mclk_ps >= 1875)
  77. cwl = 6;
  78. else if (mclk_ps >= 1500)
  79. cwl = 7;
  80. else if (mclk_ps >= 1250)
  81. cwl = 8;
  82. else
  83. cwl = 8;
  84. return cwl;
  85. }
  86. /* Chip Select Configuration (CSn_CONFIG) */
  87. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  88. const memctl_options_t *popts,
  89. const dimm_params_t *dimm_params)
  90. {
  91. unsigned int cs_n_en = 0; /* Chip Select enable */
  92. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  93. unsigned int intlv_ctl = 0; /* Interleaving control */
  94. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  95. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  96. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  97. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  98. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  99. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  100. int go_config = 0;
  101. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  102. switch (i) {
  103. case 0:
  104. if (dimm_params[dimm_number].n_ranks > 0) {
  105. go_config = 1;
  106. /* These fields only available in CS0_CONFIG */
  107. intlv_en = popts->memctl_interleaving;
  108. intlv_ctl = popts->memctl_interleaving_mode;
  109. }
  110. break;
  111. case 1:
  112. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  113. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  114. go_config = 1;
  115. break;
  116. case 2:
  117. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  118. (dimm_number > 1 && dimm_params[dimm_number].n_ranks > 0))
  119. go_config = 1;
  120. break;
  121. case 3:
  122. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  123. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  124. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  125. go_config = 1;
  126. break;
  127. default:
  128. break;
  129. }
  130. if (go_config) {
  131. unsigned int n_banks_per_sdram_device;
  132. cs_n_en = 1;
  133. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  134. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  135. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  136. n_banks_per_sdram_device
  137. = dimm_params[dimm_number].n_banks_per_sdram_device;
  138. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  139. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  140. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  141. }
  142. ddr->cs[i].config = (0
  143. | ((cs_n_en & 0x1) << 31)
  144. | ((intlv_en & 0x3) << 29)
  145. | ((intlv_ctl & 0xf) << 24)
  146. | ((ap_n_en & 0x1) << 23)
  147. /* XXX: some implementation only have 1 bit starting at left */
  148. | ((odt_rd_cfg & 0x7) << 20)
  149. /* XXX: Some implementation only have 1 bit starting at left */
  150. | ((odt_wr_cfg & 0x7) << 16)
  151. | ((ba_bits_cs_n & 0x3) << 14)
  152. | ((row_bits_cs_n & 0x7) << 8)
  153. | ((col_bits_cs_n & 0x7) << 0)
  154. );
  155. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  156. }
  157. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  158. /* FIXME: 8572 */
  159. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  160. {
  161. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  162. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  163. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  164. }
  165. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  166. #if !defined(CONFIG_FSL_DDR1)
  167. /*
  168. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  169. *
  170. * Avoid writing for DDR I. The new PQ38 DDR controller
  171. * dreams up non-zero default values to be backwards compatible.
  172. */
  173. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr)
  174. {
  175. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  176. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  177. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  178. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  179. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  180. /* Active powerdown exit timing (tXARD and tXARDS). */
  181. unsigned char act_pd_exit_mclk;
  182. /* Precharge powerdown exit timing (tXP). */
  183. unsigned char pre_pd_exit_mclk;
  184. /* Precharge powerdown exit timing (tAXPD). */
  185. unsigned char taxpd_mclk;
  186. /* Mode register set cycle time (tMRD). */
  187. unsigned char tmrd_mclk;
  188. #if defined(CONFIG_FSL_DDR3)
  189. /*
  190. * (tXARD and tXARDS). Empirical?
  191. * The DDR3 spec has not tXARD,
  192. * we use the tXP instead of it.
  193. * tXP=max(3nCK, 7.5ns) for DDR3.
  194. * spec has not the tAXPD, we use
  195. * tAXPD=8, need design to confirm.
  196. */
  197. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  198. act_pd_exit_mclk = picos_to_mclk(tXP);
  199. /* Mode register MR0[A12] is '1' - fast exit */
  200. pre_pd_exit_mclk = act_pd_exit_mclk;
  201. taxpd_mclk = 8;
  202. tmrd_mclk = 4;
  203. /* set the turnaround time */
  204. trwt_mclk = 1;
  205. #else /* CONFIG_FSL_DDR2 */
  206. /*
  207. * (tXARD and tXARDS). Empirical?
  208. * tXARD = 2 for DDR2
  209. * tXP=2
  210. * tAXPD=8
  211. */
  212. act_pd_exit_mclk = 2;
  213. pre_pd_exit_mclk = 2;
  214. taxpd_mclk = 8;
  215. tmrd_mclk = 2;
  216. #endif
  217. ddr->timing_cfg_0 = (0
  218. | ((trwt_mclk & 0x3) << 30) /* RWT */
  219. | ((twrt_mclk & 0x3) << 28) /* WRT */
  220. | ((trrt_mclk & 0x3) << 26) /* RRT */
  221. | ((twwt_mclk & 0x3) << 24) /* WWT */
  222. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  223. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  224. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  225. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  226. );
  227. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  228. }
  229. #endif /* defined(CONFIG_FSL_DDR2) */
  230. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  231. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  232. const common_timing_params_t *common_dimm,
  233. unsigned int cas_latency)
  234. {
  235. /* Extended Activate to precharge interval (tRAS) */
  236. unsigned int ext_acttopre = 0;
  237. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  238. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  239. unsigned int cntl_adj = 0; /* Control Adjust */
  240. /* If the tRAS > 19 MCLK, we use the ext mode */
  241. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  242. ext_acttopre = 1;
  243. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  244. /* If the CAS latency more than 8, use the ext mode */
  245. if (cas_latency > 8)
  246. ext_caslat = 1;
  247. ddr->timing_cfg_3 = (0
  248. | ((ext_acttopre & 0x1) << 24)
  249. | ((ext_refrec & 0xF) << 16)
  250. | ((ext_caslat & 0x1) << 12)
  251. | ((cntl_adj & 0x7) << 0)
  252. );
  253. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  254. }
  255. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  256. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  257. const memctl_options_t *popts,
  258. const common_timing_params_t *common_dimm,
  259. unsigned int cas_latency)
  260. {
  261. /* Precharge-to-activate interval (tRP) */
  262. unsigned char pretoact_mclk;
  263. /* Activate to precharge interval (tRAS) */
  264. unsigned char acttopre_mclk;
  265. /* Activate to read/write interval (tRCD) */
  266. unsigned char acttorw_mclk;
  267. /* CASLAT */
  268. unsigned char caslat_ctrl;
  269. /* Refresh recovery time (tRFC) ; trfc_low */
  270. unsigned char refrec_ctrl;
  271. /* Last data to precharge minimum interval (tWR) */
  272. unsigned char wrrec_mclk;
  273. /* Activate-to-activate interval (tRRD) */
  274. unsigned char acttoact_mclk;
  275. /* Last write data pair to read command issue interval (tWTR) */
  276. unsigned char wrtord_mclk;
  277. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  278. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  279. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  280. /*
  281. * Translate CAS Latency to a DDR controller field value:
  282. *
  283. * CAS Lat DDR I DDR II Ctrl
  284. * Clocks SPD Bit SPD Bit Value
  285. * ------- ------- ------- -----
  286. * 1.0 0 0001
  287. * 1.5 1 0010
  288. * 2.0 2 2 0011
  289. * 2.5 3 0100
  290. * 3.0 4 3 0101
  291. * 3.5 5 0110
  292. * 4.0 4 0111
  293. * 4.5 1000
  294. * 5.0 5 1001
  295. */
  296. #if defined(CONFIG_FSL_DDR1)
  297. caslat_ctrl = (cas_latency + 1) & 0x07;
  298. #elif defined(CONFIG_FSL_DDR2)
  299. caslat_ctrl = 2 * cas_latency - 1;
  300. #else
  301. /*
  302. * if the CAS latency more than 8 cycle,
  303. * we need set extend bit for it at
  304. * TIMING_CFG_3[EXT_CASLAT]
  305. */
  306. if (cas_latency > 8)
  307. cas_latency -= 8;
  308. caslat_ctrl = 2 * cas_latency - 1;
  309. #endif
  310. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  311. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  312. if (popts->OTF_burst_chop_en)
  313. wrrec_mclk += 2;
  314. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  315. /*
  316. * JEDEC has min requirement for tRRD
  317. */
  318. #if defined(CONFIG_FSL_DDR3)
  319. if (acttoact_mclk < 4)
  320. acttoact_mclk = 4;
  321. #endif
  322. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  323. /*
  324. * JEDEC has some min requirements for tWTR
  325. */
  326. #if defined(CONFIG_FSL_DDR2)
  327. if (wrtord_mclk < 2)
  328. wrtord_mclk = 2;
  329. #elif defined(CONFIG_FSL_DDR3)
  330. if (wrtord_mclk < 4)
  331. wrtord_mclk = 4;
  332. #endif
  333. if (popts->OTF_burst_chop_en)
  334. wrtord_mclk += 2;
  335. ddr->timing_cfg_1 = (0
  336. | ((pretoact_mclk & 0x0F) << 28)
  337. | ((acttopre_mclk & 0x0F) << 24)
  338. | ((acttorw_mclk & 0xF) << 20)
  339. | ((caslat_ctrl & 0xF) << 16)
  340. | ((refrec_ctrl & 0xF) << 12)
  341. | ((wrrec_mclk & 0x0F) << 8)
  342. | ((acttoact_mclk & 0x07) << 4)
  343. | ((wrtord_mclk & 0x07) << 0)
  344. );
  345. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  346. }
  347. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  348. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  349. const memctl_options_t *popts,
  350. const common_timing_params_t *common_dimm,
  351. unsigned int cas_latency,
  352. unsigned int additive_latency)
  353. {
  354. /* Additive latency */
  355. unsigned char add_lat_mclk;
  356. /* CAS-to-preamble override */
  357. unsigned short cpo;
  358. /* Write latency */
  359. unsigned char wr_lat;
  360. /* Read to precharge (tRTP) */
  361. unsigned char rd_to_pre;
  362. /* Write command to write data strobe timing adjustment */
  363. unsigned char wr_data_delay;
  364. /* Minimum CKE pulse width (tCKE) */
  365. unsigned char cke_pls;
  366. /* Window for four activates (tFAW) */
  367. unsigned short four_act;
  368. /* FIXME add check that this must be less than acttorw_mclk */
  369. add_lat_mclk = additive_latency;
  370. cpo = popts->cpo_override;
  371. #if defined(CONFIG_FSL_DDR1)
  372. /*
  373. * This is a lie. It should really be 1, but if it is
  374. * set to 1, bits overlap into the old controller's
  375. * otherwise unused ACSM field. If we leave it 0, then
  376. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  377. */
  378. wr_lat = 0;
  379. #elif defined(CONFIG_FSL_DDR2)
  380. wr_lat = cas_latency - 1;
  381. #else
  382. wr_lat = compute_cas_write_latency();
  383. #endif
  384. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  385. /*
  386. * JEDEC has some min requirements for tRTP
  387. */
  388. #if defined(CONFIG_FSL_DDR2)
  389. if (rd_to_pre < 2)
  390. rd_to_pre = 2;
  391. #elif defined(CONFIG_FSL_DDR3)
  392. if (rd_to_pre < 4)
  393. rd_to_pre = 4;
  394. #endif
  395. if (additive_latency)
  396. rd_to_pre += additive_latency;
  397. if (popts->OTF_burst_chop_en)
  398. rd_to_pre += 2; /* according to UM */
  399. wr_data_delay = popts->write_data_delay;
  400. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  401. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  402. ddr->timing_cfg_2 = (0
  403. | ((add_lat_mclk & 0xf) << 28)
  404. | ((cpo & 0x1f) << 23)
  405. | ((wr_lat & 0xf) << 19)
  406. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  407. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  408. | ((cke_pls & 0x7) << 6)
  409. | ((four_act & 0x3f) << 0)
  410. );
  411. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  412. }
  413. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  414. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  415. const memctl_options_t *popts,
  416. const common_timing_params_t *common_dimm)
  417. {
  418. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  419. unsigned int sren; /* Self refresh enable (during sleep) */
  420. unsigned int ecc_en; /* ECC enable. */
  421. unsigned int rd_en; /* Registered DIMM enable */
  422. unsigned int sdram_type; /* Type of SDRAM */
  423. unsigned int dyn_pwr; /* Dynamic power management mode */
  424. unsigned int dbw; /* DRAM dta bus width */
  425. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  426. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  427. unsigned int threeT_en; /* Enable 3T timing */
  428. unsigned int twoT_en; /* Enable 2T timing */
  429. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  430. unsigned int x32_en = 0; /* x32 enable */
  431. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  432. unsigned int hse; /* Global half strength override */
  433. unsigned int mem_halt = 0; /* memory controller halt */
  434. unsigned int bi = 0; /* Bypass initialization */
  435. mem_en = 1;
  436. sren = popts->self_refresh_in_sleep;
  437. if (common_dimm->all_DIMMs_ECC_capable) {
  438. /* Allow setting of ECC only if all DIMMs are ECC. */
  439. ecc_en = popts->ECC_mode;
  440. } else {
  441. ecc_en = 0;
  442. }
  443. rd_en = (common_dimm->all_DIMMs_registered
  444. && !common_dimm->all_DIMMs_unbuffered);
  445. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  446. dyn_pwr = popts->dynamic_power;
  447. dbw = popts->data_bus_width;
  448. /* 8-beat burst enable DDR-III case
  449. * we must clear it when use the on-the-fly mode,
  450. * must set it when use the 32-bits bus mode.
  451. */
  452. if (sdram_type == SDRAM_TYPE_DDR3) {
  453. if (popts->burst_length == DDR_BL8)
  454. eight_be = 1;
  455. if (popts->burst_length == DDR_OTF)
  456. eight_be = 0;
  457. if (dbw == 0x1)
  458. eight_be = 1;
  459. }
  460. threeT_en = popts->threeT_en;
  461. twoT_en = popts->twoT_en;
  462. ba_intlv_ctl = popts->ba_intlv_ctl;
  463. hse = popts->half_strength_driver_enable;
  464. ddr->ddr_sdram_cfg = (0
  465. | ((mem_en & 0x1) << 31)
  466. | ((sren & 0x1) << 30)
  467. | ((ecc_en & 0x1) << 29)
  468. | ((rd_en & 0x1) << 28)
  469. | ((sdram_type & 0x7) << 24)
  470. | ((dyn_pwr & 0x1) << 21)
  471. | ((dbw & 0x3) << 19)
  472. | ((eight_be & 0x1) << 18)
  473. | ((ncap & 0x1) << 17)
  474. | ((threeT_en & 0x1) << 16)
  475. | ((twoT_en & 0x1) << 15)
  476. | ((ba_intlv_ctl & 0x7F) << 8)
  477. | ((x32_en & 0x1) << 5)
  478. | ((pchb8 & 0x1) << 4)
  479. | ((hse & 0x1) << 3)
  480. | ((mem_halt & 0x1) << 1)
  481. | ((bi & 0x1) << 0)
  482. );
  483. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  484. }
  485. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  486. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  487. const memctl_options_t *popts)
  488. {
  489. unsigned int frc_sr = 0; /* Force self refresh */
  490. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  491. unsigned int dll_rst_dis; /* DLL reset disable */
  492. unsigned int dqs_cfg; /* DQS configuration */
  493. unsigned int odt_cfg; /* ODT configuration */
  494. unsigned int num_pr; /* Number of posted refreshes */
  495. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  496. unsigned int ap_en; /* Address Parity Enable */
  497. unsigned int d_init; /* DRAM data initialization */
  498. unsigned int rcw_en = 0; /* Register Control Word Enable */
  499. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  500. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  501. dll_rst_dis = 1; /* Make this configurable */
  502. dqs_cfg = popts->DQS_config;
  503. if (popts->cs_local_opts[0].odt_rd_cfg
  504. || popts->cs_local_opts[0].odt_wr_cfg) {
  505. /* FIXME */
  506. odt_cfg = 2;
  507. } else {
  508. odt_cfg = 0;
  509. }
  510. num_pr = 1; /* Make this configurable */
  511. /*
  512. * 8572 manual says
  513. * {TIMING_CFG_1[PRETOACT]
  514. * + [DDR_SDRAM_CFG_2[NUM_PR]
  515. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  516. * << DDR_SDRAM_INTERVAL[REFINT]
  517. */
  518. #if defined(CONFIG_FSL_DDR3)
  519. obc_cfg = popts->OTF_burst_chop_en;
  520. #else
  521. obc_cfg = 0;
  522. #endif
  523. ap_en = 0; /* Make this configurable? */
  524. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  525. /* Use the DDR controller to auto initialize memory. */
  526. d_init = 1;
  527. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  528. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  529. #else
  530. /* Memory will be initialized via DMA, or not at all. */
  531. d_init = 0;
  532. #endif
  533. #if defined(CONFIG_FSL_DDR3)
  534. md_en = popts->mirrored_dimm;
  535. #endif
  536. qd_en = popts->quad_rank_present ? 1 : 0;
  537. ddr->ddr_sdram_cfg_2 = (0
  538. | ((frc_sr & 0x1) << 31)
  539. | ((sr_ie & 0x1) << 30)
  540. | ((dll_rst_dis & 0x1) << 29)
  541. | ((dqs_cfg & 0x3) << 26)
  542. | ((odt_cfg & 0x3) << 21)
  543. | ((num_pr & 0xf) << 12)
  544. | (qd_en << 9)
  545. | ((obc_cfg & 0x1) << 6)
  546. | ((ap_en & 0x1) << 5)
  547. | ((d_init & 0x1) << 4)
  548. | ((rcw_en & 0x1) << 2)
  549. | ((md_en & 0x1) << 0)
  550. );
  551. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  552. }
  553. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  554. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  555. const memctl_options_t *popts)
  556. {
  557. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  558. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  559. #if defined(CONFIG_FSL_DDR3)
  560. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  561. unsigned int srt = 0; /* self-refresh temerature, normal range */
  562. unsigned int asr = 0; /* auto self-refresh disable */
  563. unsigned int cwl = compute_cas_write_latency() - 5;
  564. unsigned int pasr = 0; /* partial array self refresh disable */
  565. if (popts->rtt_override)
  566. rtt_wr = popts->rtt_wr_override_value;
  567. esdmode2 = (0
  568. | ((rtt_wr & 0x3) << 9)
  569. | ((srt & 0x1) << 7)
  570. | ((asr & 0x1) << 6)
  571. | ((cwl & 0x7) << 3)
  572. | ((pasr & 0x7) << 0));
  573. #endif
  574. ddr->ddr_sdram_mode_2 = (0
  575. | ((esdmode2 & 0xFFFF) << 16)
  576. | ((esdmode3 & 0xFFFF) << 0)
  577. );
  578. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  579. }
  580. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  581. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  582. const memctl_options_t *popts,
  583. const common_timing_params_t *common_dimm)
  584. {
  585. unsigned int refint; /* Refresh interval */
  586. unsigned int bstopre; /* Precharge interval */
  587. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  588. bstopre = popts->bstopre;
  589. /* refint field used 0x3FFF in earlier controllers */
  590. ddr->ddr_sdram_interval = (0
  591. | ((refint & 0xFFFF) << 16)
  592. | ((bstopre & 0x3FFF) << 0)
  593. );
  594. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  595. }
  596. #if defined(CONFIG_FSL_DDR3)
  597. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  598. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  599. const memctl_options_t *popts,
  600. const common_timing_params_t *common_dimm,
  601. unsigned int cas_latency,
  602. unsigned int additive_latency)
  603. {
  604. unsigned short esdmode; /* Extended SDRAM mode */
  605. unsigned short sdmode; /* SDRAM mode */
  606. /* Mode Register - MR1 */
  607. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  608. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  609. unsigned int rtt;
  610. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  611. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  612. unsigned int dic = 1; /* Output driver impedance, 34ohm */
  613. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  614. 1=Disable (Test/Debug) */
  615. /* Mode Register - MR0 */
  616. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  617. unsigned int wr; /* Write Recovery */
  618. unsigned int dll_rst; /* DLL Reset */
  619. unsigned int mode; /* Normal=0 or Test=1 */
  620. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  621. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  622. unsigned int bt;
  623. unsigned int bl; /* BL: Burst Length */
  624. unsigned int wr_mclk;
  625. const unsigned int mclk_ps = get_memory_clk_period_ps();
  626. rtt = fsl_ddr_get_rtt();
  627. if (popts->rtt_override)
  628. rtt = popts->rtt_override_value;
  629. if (additive_latency == (cas_latency - 1))
  630. al = 1;
  631. if (additive_latency == (cas_latency - 2))
  632. al = 2;
  633. /*
  634. * The esdmode value will also be used for writing
  635. * MR1 during write leveling for DDR3, although the
  636. * bits specifically related to the write leveling
  637. * scheme will be handled automatically by the DDR
  638. * controller. so we set the wrlvl_en = 0 here.
  639. */
  640. esdmode = (0
  641. | ((qoff & 0x1) << 12)
  642. | ((tdqs_en & 0x1) << 11)
  643. | ((rtt & 0x4) << 7) /* rtt field is split */
  644. | ((wrlvl_en & 0x1) << 7)
  645. | ((rtt & 0x2) << 5) /* rtt field is split */
  646. | ((dic & 0x2) << 4) /* DIC field is split */
  647. | ((al & 0x3) << 3)
  648. | ((rtt & 0x1) << 2) /* rtt field is split */
  649. | ((dic & 0x1) << 1) /* DIC field is split */
  650. | ((dll_en & 0x1) << 0)
  651. );
  652. /*
  653. * DLL control for precharge PD
  654. * 0=slow exit DLL off (tXPDLL)
  655. * 1=fast exit DLL on (tXP)
  656. */
  657. dll_on = 1;
  658. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  659. if (wr_mclk >= 12)
  660. wr = 6;
  661. else if (wr_mclk >= 9)
  662. wr = 5;
  663. else
  664. wr = wr_mclk - 4;
  665. dll_rst = 0; /* dll no reset */
  666. mode = 0; /* normal mode */
  667. /* look up table to get the cas latency bits */
  668. if (cas_latency >= 5 && cas_latency <= 11) {
  669. unsigned char cas_latency_table[7] = {
  670. 0x2, /* 5 clocks */
  671. 0x4, /* 6 clocks */
  672. 0x6, /* 7 clocks */
  673. 0x8, /* 8 clocks */
  674. 0xa, /* 9 clocks */
  675. 0xc, /* 10 clocks */
  676. 0xe /* 11 clocks */
  677. };
  678. caslat = cas_latency_table[cas_latency - 5];
  679. }
  680. bt = 0; /* Nibble sequential */
  681. switch (popts->burst_length) {
  682. case DDR_BL8:
  683. bl = 0;
  684. break;
  685. case DDR_OTF:
  686. bl = 1;
  687. break;
  688. case DDR_BC4:
  689. bl = 2;
  690. break;
  691. default:
  692. printf("Error: invalid burst length of %u specified. "
  693. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  694. popts->burst_length);
  695. bl = 1;
  696. break;
  697. }
  698. sdmode = (0
  699. | ((dll_on & 0x1) << 12)
  700. | ((wr & 0x7) << 9)
  701. | ((dll_rst & 0x1) << 8)
  702. | ((mode & 0x1) << 7)
  703. | (((caslat >> 1) & 0x7) << 4)
  704. | ((bt & 0x1) << 3)
  705. | ((bl & 0x3) << 0)
  706. );
  707. ddr->ddr_sdram_mode = (0
  708. | ((esdmode & 0xFFFF) << 16)
  709. | ((sdmode & 0xFFFF) << 0)
  710. );
  711. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  712. }
  713. #else /* !CONFIG_FSL_DDR3 */
  714. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  715. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  716. const memctl_options_t *popts,
  717. const common_timing_params_t *common_dimm,
  718. unsigned int cas_latency,
  719. unsigned int additive_latency)
  720. {
  721. unsigned short esdmode; /* Extended SDRAM mode */
  722. unsigned short sdmode; /* SDRAM mode */
  723. /*
  724. * FIXME: This ought to be pre-calculated in a
  725. * technology-specific routine,
  726. * e.g. compute_DDR2_mode_register(), and then the
  727. * sdmode and esdmode passed in as part of common_dimm.
  728. */
  729. /* Extended Mode Register */
  730. unsigned int mrs = 0; /* Mode Register Set */
  731. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  732. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  733. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  734. unsigned int ocd = 0; /* 0x0=OCD not supported,
  735. 0x7=OCD default state */
  736. unsigned int rtt;
  737. unsigned int al; /* Posted CAS# additive latency (AL) */
  738. unsigned int ods = 0; /* Output Drive Strength:
  739. 0 = Full strength (18ohm)
  740. 1 = Reduced strength (4ohm) */
  741. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  742. 1=Disable (Test/Debug) */
  743. /* Mode Register (MR) */
  744. unsigned int mr; /* Mode Register Definition */
  745. unsigned int pd; /* Power-Down Mode */
  746. unsigned int wr; /* Write Recovery */
  747. unsigned int dll_res; /* DLL Reset */
  748. unsigned int mode; /* Normal=0 or Test=1 */
  749. unsigned int caslat = 0;/* CAS# latency */
  750. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  751. unsigned int bt;
  752. unsigned int bl; /* BL: Burst Length */
  753. #if defined(CONFIG_FSL_DDR2)
  754. const unsigned int mclk_ps = get_memory_clk_period_ps();
  755. #endif
  756. rtt = fsl_ddr_get_rtt();
  757. al = additive_latency;
  758. esdmode = (0
  759. | ((mrs & 0x3) << 14)
  760. | ((outputs & 0x1) << 12)
  761. | ((rdqs_en & 0x1) << 11)
  762. | ((dqs_en & 0x1) << 10)
  763. | ((ocd & 0x7) << 7)
  764. | ((rtt & 0x2) << 5) /* rtt field is split */
  765. | ((al & 0x7) << 3)
  766. | ((rtt & 0x1) << 2) /* rtt field is split */
  767. | ((ods & 0x1) << 1)
  768. | ((dll_en & 0x1) << 0)
  769. );
  770. mr = 0; /* FIXME: CHECKME */
  771. /*
  772. * 0 = Fast Exit (Normal)
  773. * 1 = Slow Exit (Low Power)
  774. */
  775. pd = 0;
  776. #if defined(CONFIG_FSL_DDR1)
  777. wr = 0; /* Historical */
  778. #elif defined(CONFIG_FSL_DDR2)
  779. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  780. #endif
  781. dll_res = 0;
  782. mode = 0;
  783. #if defined(CONFIG_FSL_DDR1)
  784. if (1 <= cas_latency && cas_latency <= 4) {
  785. unsigned char mode_caslat_table[4] = {
  786. 0x5, /* 1.5 clocks */
  787. 0x2, /* 2.0 clocks */
  788. 0x6, /* 2.5 clocks */
  789. 0x3 /* 3.0 clocks */
  790. };
  791. caslat = mode_caslat_table[cas_latency - 1];
  792. } else {
  793. printf("Warning: unknown cas_latency %d\n", cas_latency);
  794. }
  795. #elif defined(CONFIG_FSL_DDR2)
  796. caslat = cas_latency;
  797. #endif
  798. bt = 0;
  799. switch (popts->burst_length) {
  800. case DDR_BL4:
  801. bl = 2;
  802. break;
  803. case DDR_BL8:
  804. bl = 3;
  805. break;
  806. default:
  807. printf("Error: invalid burst length of %u specified. "
  808. " Defaulting to 4 beats.\n",
  809. popts->burst_length);
  810. bl = 2;
  811. break;
  812. }
  813. sdmode = (0
  814. | ((mr & 0x3) << 14)
  815. | ((pd & 0x1) << 12)
  816. | ((wr & 0x7) << 9)
  817. | ((dll_res & 0x1) << 8)
  818. | ((mode & 0x1) << 7)
  819. | ((caslat & 0x7) << 4)
  820. | ((bt & 0x1) << 3)
  821. | ((bl & 0x7) << 0)
  822. );
  823. ddr->ddr_sdram_mode = (0
  824. | ((esdmode & 0xFFFF) << 16)
  825. | ((sdmode & 0xFFFF) << 0)
  826. );
  827. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  828. }
  829. #endif
  830. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  831. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  832. {
  833. unsigned int init_value; /* Initialization value */
  834. init_value = 0xDEADBEEF;
  835. ddr->ddr_data_init = init_value;
  836. }
  837. /*
  838. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  839. * The old controller on the 8540/60 doesn't have this register.
  840. * Hope it's OK to set it (to 0) anyway.
  841. */
  842. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  843. const memctl_options_t *popts)
  844. {
  845. unsigned int clk_adjust; /* Clock adjust */
  846. clk_adjust = popts->clk_adjust;
  847. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  848. }
  849. /* DDR Initialization Address (DDR_INIT_ADDR) */
  850. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  851. {
  852. unsigned int init_addr = 0; /* Initialization address */
  853. ddr->ddr_init_addr = init_addr;
  854. }
  855. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  856. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  857. {
  858. unsigned int uia = 0; /* Use initialization address */
  859. unsigned int init_ext_addr = 0; /* Initialization address */
  860. ddr->ddr_init_ext_addr = (0
  861. | ((uia & 0x1) << 31)
  862. | (init_ext_addr & 0xF)
  863. );
  864. }
  865. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  866. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  867. const memctl_options_t *popts)
  868. {
  869. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  870. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  871. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  872. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  873. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  874. #if defined(CONFIG_FSL_DDR3)
  875. if (popts->burst_length == DDR_BL8) {
  876. /* We set BL/2 for fixed BL8 */
  877. rrt = 0; /* BL/2 clocks */
  878. wwt = 0; /* BL/2 clocks */
  879. } else {
  880. /* We need to set BL/2 + 2 to BC4 and OTF */
  881. rrt = 2; /* BL/2 + 2 clocks */
  882. wwt = 2; /* BL/2 + 2 clocks */
  883. }
  884. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  885. #endif
  886. ddr->timing_cfg_4 = (0
  887. | ((rwt & 0xf) << 28)
  888. | ((wrt & 0xf) << 24)
  889. | ((rrt & 0xf) << 20)
  890. | ((wwt & 0xf) << 16)
  891. | (dll_lock & 0x3)
  892. );
  893. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  894. }
  895. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  896. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr)
  897. {
  898. unsigned int rodt_on = 0; /* Read to ODT on */
  899. unsigned int rodt_off = 0; /* Read to ODT off */
  900. unsigned int wodt_on = 0; /* Write to ODT on */
  901. unsigned int wodt_off = 0; /* Write to ODT off */
  902. #if defined(CONFIG_FSL_DDR3)
  903. rodt_on = 3; /* 2 clocks */
  904. rodt_off = 4; /* 4 clocks */
  905. wodt_on = 2; /* 1 clocks */
  906. wodt_off = 4; /* 4 clocks */
  907. #endif
  908. ddr->timing_cfg_5 = (0
  909. | ((rodt_on & 0x1f) << 24)
  910. | ((rodt_off & 0x7) << 20)
  911. | ((wodt_on & 0x1f) << 12)
  912. | ((wodt_off & 0x7) << 8)
  913. );
  914. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  915. }
  916. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  917. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  918. {
  919. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  920. /* Normal Operation Full Calibration Time (tZQoper) */
  921. unsigned int zqoper = 0;
  922. /* Normal Operation Short Calibration Time (tZQCS) */
  923. unsigned int zqcs = 0;
  924. if (zq_en) {
  925. zqinit = 9; /* 512 clocks */
  926. zqoper = 8; /* 256 clocks */
  927. zqcs = 6; /* 64 clocks */
  928. }
  929. ddr->ddr_zq_cntl = (0
  930. | ((zq_en & 0x1) << 31)
  931. | ((zqinit & 0xF) << 24)
  932. | ((zqoper & 0xF) << 16)
  933. | ((zqcs & 0xF) << 8)
  934. );
  935. }
  936. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  937. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  938. const memctl_options_t *popts)
  939. {
  940. /*
  941. * First DQS pulse rising edge after margining mode
  942. * is programmed (tWL_MRD)
  943. */
  944. unsigned int wrlvl_mrd = 0;
  945. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  946. unsigned int wrlvl_odten = 0;
  947. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  948. unsigned int wrlvl_dqsen = 0;
  949. /* WRLVL_SMPL: Write leveling sample time */
  950. unsigned int wrlvl_smpl = 0;
  951. /* WRLVL_WLR: Write leveling repeition time */
  952. unsigned int wrlvl_wlr = 0;
  953. /* WRLVL_START: Write leveling start time */
  954. unsigned int wrlvl_start = 0;
  955. /* suggest enable write leveling for DDR3 due to fly-by topology */
  956. if (wrlvl_en) {
  957. /* tWL_MRD min = 40 nCK, we set it 64 */
  958. wrlvl_mrd = 0x6;
  959. /* tWL_ODTEN 128 */
  960. wrlvl_odten = 0x7;
  961. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  962. wrlvl_dqsen = 0x5;
  963. /*
  964. * Write leveling sample time at least need 6 clocks
  965. * higher than tWLO to allow enough time for progagation
  966. * delay and sampling the prime data bits.
  967. */
  968. wrlvl_smpl = 0xf;
  969. /*
  970. * Write leveling repetition time
  971. * at least tWLO + 6 clocks clocks
  972. * we set it 32
  973. */
  974. wrlvl_wlr = 0x5;
  975. /*
  976. * Write leveling start time
  977. * The value use for the DQS_ADJUST for the first sample
  978. * when write leveling is enabled.
  979. */
  980. wrlvl_start = 0x8;
  981. /*
  982. * Override the write leveling sample and start time
  983. * according to specific board
  984. */
  985. if (popts->wrlvl_override) {
  986. wrlvl_smpl = popts->wrlvl_sample;
  987. wrlvl_start = popts->wrlvl_start;
  988. }
  989. }
  990. ddr->ddr_wrlvl_cntl = (0
  991. | ((wrlvl_en & 0x1) << 31)
  992. | ((wrlvl_mrd & 0x7) << 24)
  993. | ((wrlvl_odten & 0x7) << 20)
  994. | ((wrlvl_dqsen & 0x7) << 16)
  995. | ((wrlvl_smpl & 0xf) << 12)
  996. | ((wrlvl_wlr & 0x7) << 8)
  997. | ((wrlvl_start & 0x1F) << 0)
  998. );
  999. }
  1000. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1001. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1002. {
  1003. /* Self Refresh Idle Threshold */
  1004. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1005. }
  1006. /* DDR SDRAM Register Control Word 1 (DDR_SDRAM_RCW_1) */
  1007. static void set_ddr_sdram_rcw_1(fsl_ddr_cfg_regs_t *ddr)
  1008. {
  1009. unsigned int rcw0 = 0; /* RCW0: Register Control Word 0 */
  1010. unsigned int rcw1 = 0; /* RCW1: Register Control Word 1 */
  1011. unsigned int rcw2 = 0; /* RCW2: Register Control Word 2 */
  1012. unsigned int rcw3 = 0; /* RCW3: Register Control Word 3 */
  1013. unsigned int rcw4 = 0; /* RCW4: Register Control Word 4 */
  1014. unsigned int rcw5 = 0; /* RCW5: Register Control Word 5 */
  1015. unsigned int rcw6 = 0; /* RCW6: Register Control Word 6 */
  1016. unsigned int rcw7 = 0; /* RCW7: Register Control Word 7 */
  1017. ddr->ddr_sdram_rcw_1 = (0
  1018. | ((rcw0 & 0xF) << 28)
  1019. | ((rcw1 & 0xF) << 24)
  1020. | ((rcw2 & 0xF) << 20)
  1021. | ((rcw3 & 0xF) << 16)
  1022. | ((rcw4 & 0xF) << 12)
  1023. | ((rcw5 & 0xF) << 8)
  1024. | ((rcw6 & 0xF) << 4)
  1025. | ((rcw7 & 0xF) << 0)
  1026. );
  1027. }
  1028. /* DDR SDRAM Register Control Word 2 (DDR_SDRAM_RCW_2) */
  1029. static void set_ddr_sdram_rcw_2(fsl_ddr_cfg_regs_t *ddr)
  1030. {
  1031. unsigned int rcw8 = 0; /* RCW0: Register Control Word 8 */
  1032. unsigned int rcw9 = 0; /* RCW1: Register Control Word 9 */
  1033. unsigned int rcw10 = 0; /* RCW2: Register Control Word 10 */
  1034. unsigned int rcw11 = 0; /* RCW3: Register Control Word 11 */
  1035. unsigned int rcw12 = 0; /* RCW4: Register Control Word 12 */
  1036. unsigned int rcw13 = 0; /* RCW5: Register Control Word 13 */
  1037. unsigned int rcw14 = 0; /* RCW6: Register Control Word 14 */
  1038. unsigned int rcw15 = 0; /* RCW7: Register Control Word 15 */
  1039. ddr->ddr_sdram_rcw_2 = (0
  1040. | ((rcw8 & 0xF) << 28)
  1041. | ((rcw9 & 0xF) << 24)
  1042. | ((rcw10 & 0xF) << 20)
  1043. | ((rcw11 & 0xF) << 16)
  1044. | ((rcw12 & 0xF) << 12)
  1045. | ((rcw13 & 0xF) << 8)
  1046. | ((rcw14 & 0xF) << 4)
  1047. | ((rcw15 & 0xF) << 0)
  1048. );
  1049. }
  1050. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1051. {
  1052. if (popts->addr_hash) {
  1053. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1054. puts("Addess hashing enabled.\n");
  1055. }
  1056. }
  1057. unsigned int
  1058. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1059. {
  1060. unsigned int res = 0;
  1061. /*
  1062. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1063. * not set at the same time.
  1064. */
  1065. if (ddr->ddr_sdram_cfg & 0x10000000
  1066. && ddr->ddr_sdram_cfg & 0x00008000) {
  1067. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1068. " should not be set at the same time.\n");
  1069. res++;
  1070. }
  1071. return res;
  1072. }
  1073. unsigned int
  1074. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1075. fsl_ddr_cfg_regs_t *ddr,
  1076. const common_timing_params_t *common_dimm,
  1077. const dimm_params_t *dimm_params,
  1078. unsigned int dbw_cap_adj)
  1079. {
  1080. unsigned int i;
  1081. unsigned int cas_latency;
  1082. unsigned int additive_latency;
  1083. unsigned int sr_it;
  1084. unsigned int zq_en;
  1085. unsigned int wrlvl_en;
  1086. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1087. if (common_dimm == NULL) {
  1088. printf("Error: subset DIMM params struct null pointer\n");
  1089. return 1;
  1090. }
  1091. /*
  1092. * Process overrides first.
  1093. *
  1094. * FIXME: somehow add dereated caslat to this
  1095. */
  1096. cas_latency = (popts->cas_latency_override)
  1097. ? popts->cas_latency_override_value
  1098. : common_dimm->lowest_common_SPD_caslat;
  1099. additive_latency = (popts->additive_latency_override)
  1100. ? popts->additive_latency_override_value
  1101. : common_dimm->additive_latency;
  1102. sr_it = (popts->auto_self_refresh_en)
  1103. ? popts->sr_it
  1104. : 0;
  1105. /* ZQ calibration */
  1106. zq_en = (popts->zq_en) ? 1 : 0;
  1107. /* write leveling */
  1108. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1109. /* Chip Select Memory Bounds (CSn_BNDS) */
  1110. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1111. unsigned long long ea = 0, sa = 0;
  1112. unsigned int cs_per_dimm
  1113. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1114. unsigned int dimm_number
  1115. = i / cs_per_dimm;
  1116. unsigned long long rank_density
  1117. = dimm_params[dimm_number].rank_density;
  1118. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1119. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1120. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1121. /*
  1122. * Don't set up boundaries for unused CS
  1123. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1124. * cs2 for cs0_cs1_cs2_cs3
  1125. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1126. * But we need to set the ODT_RD_CFG and
  1127. * ODT_WR_CFG for CS1_CONFIG here.
  1128. */
  1129. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1130. continue;
  1131. }
  1132. if (dimm_params[dimm_number].n_ranks == 0) {
  1133. debug("Skipping setup of CS%u "
  1134. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1135. continue;
  1136. }
  1137. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1138. /*
  1139. * This works superbank 2CS
  1140. * There are 2 or more memory controllers configured
  1141. * identically, memory is interleaved between them,
  1142. * and each controller uses rank interleaving within
  1143. * itself. Therefore the starting and ending address
  1144. * on each controller is twice the amount present on
  1145. * each controller.
  1146. */
  1147. unsigned long long ctlr_density = 0;
  1148. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1149. case FSL_DDR_CS0_CS1:
  1150. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1151. ctlr_density = dimm_params[0].rank_density * 2;
  1152. break;
  1153. case FSL_DDR_CS2_CS3:
  1154. ctlr_density = dimm_params[0].rank_density;
  1155. break;
  1156. case FSL_DDR_CS0_CS1_CS2_CS3:
  1157. /*
  1158. * The four CS interleaving should have been verified by
  1159. * populate_memctl_options()
  1160. */
  1161. ctlr_density = dimm_params[0].rank_density * 4;
  1162. break;
  1163. default:
  1164. break;
  1165. }
  1166. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1167. (ctlr_density >> dbw_cap_adj)) - 1;
  1168. }
  1169. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1170. /*
  1171. * If memory interleaving between controllers is NOT
  1172. * enabled, the starting address for each memory
  1173. * controller is distinct. However, because rank
  1174. * interleaving is enabled, the starting and ending
  1175. * addresses of the total memory on that memory
  1176. * controller needs to be programmed into its
  1177. * respective CS0_BNDS.
  1178. */
  1179. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1180. case FSL_DDR_CS0_CS1_CS2_CS3:
  1181. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1182. * needs to be set.
  1183. */
  1184. sa = common_dimm->base_address;
  1185. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1186. break;
  1187. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1188. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1189. * and CS2_CNDS need to be set.
  1190. */
  1191. if ((i == 2) && (dimm_number == 0)) {
  1192. sa = dimm_params[dimm_number].base_address +
  1193. 2 * (rank_density >> dbw_cap_adj);
  1194. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1195. } else {
  1196. sa = dimm_params[dimm_number].base_address;
  1197. ea = sa + (2 * (rank_density >>
  1198. dbw_cap_adj)) - 1;
  1199. }
  1200. break;
  1201. case FSL_DDR_CS0_CS1:
  1202. /* CS0+CS1 interleaving, CS0_CNDS needs
  1203. * to be set
  1204. */
  1205. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1206. sa = dimm_params[dimm_number].base_address;
  1207. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1208. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1209. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1210. } else {
  1211. sa = 0;
  1212. ea = 0;
  1213. }
  1214. if (i == 0)
  1215. ea += (rank_density >> dbw_cap_adj);
  1216. break;
  1217. case FSL_DDR_CS2_CS3:
  1218. /* CS2+CS3 interleaving*/
  1219. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1220. sa = dimm_params[dimm_number].base_address;
  1221. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1222. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1223. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1224. } else {
  1225. sa = 0;
  1226. ea = 0;
  1227. }
  1228. if (i == 2)
  1229. ea += (rank_density >> dbw_cap_adj);
  1230. break;
  1231. default: /* No bank(chip-select) interleaving */
  1232. break;
  1233. }
  1234. }
  1235. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1236. /*
  1237. * Only the rank on CS0 of each memory controller may
  1238. * be used if memory controller interleaving is used
  1239. * without rank interleaving within each memory
  1240. * controller. However, the ending address programmed
  1241. * into each CS0 must be the sum of the amount of
  1242. * memory in the two CS0 ranks.
  1243. */
  1244. if (i == 0) {
  1245. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1246. }
  1247. }
  1248. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1249. /*
  1250. * No rank interleaving and no memory controller
  1251. * interleaving.
  1252. */
  1253. sa = dimm_params[dimm_number].base_address;
  1254. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1255. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1256. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1257. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1258. } else {
  1259. sa = 0;
  1260. ea = 0;
  1261. }
  1262. }
  1263. sa >>= 24;
  1264. ea >>= 24;
  1265. ddr->cs[i].bnds = (0
  1266. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1267. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1268. );
  1269. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1270. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1271. set_csn_config_2(i, ddr);
  1272. }
  1273. set_ddr_eor(ddr, popts);
  1274. #if !defined(CONFIG_FSL_DDR1)
  1275. set_timing_cfg_0(ddr);
  1276. #endif
  1277. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1278. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1279. set_timing_cfg_2(ddr, popts, common_dimm,
  1280. cas_latency, additive_latency);
  1281. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1282. set_ddr_sdram_cfg_2(ddr, popts);
  1283. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1284. cas_latency, additive_latency);
  1285. set_ddr_sdram_mode_2(ddr, popts);
  1286. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1287. set_ddr_data_init(ddr);
  1288. set_ddr_sdram_clk_cntl(ddr, popts);
  1289. set_ddr_init_addr(ddr);
  1290. set_ddr_init_ext_addr(ddr);
  1291. set_timing_cfg_4(ddr, popts);
  1292. set_timing_cfg_5(ddr);
  1293. set_ddr_zq_cntl(ddr, zq_en);
  1294. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1295. set_ddr_sr_cntr(ddr, sr_it);
  1296. set_ddr_sdram_rcw_1(ddr);
  1297. set_ddr_sdram_rcw_2(ddr);
  1298. return check_fsl_memctl_config_regs(ddr);
  1299. }