NETVIA.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetVia board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_NETVIA 1 /* ...on a NetVia board */
  35. #undef CONFIG_NETVIA_PLL_CLOCK /* PLL or fixed crystal clock */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  40. #ifdef CONFIG_NETVIA_PLL_CLOCK
  41. /* XXX make sure that you calculate these two correctly */
  42. #define CFG_GCLK_MF 1350
  43. #define CONFIG_8xx_GCLK_FREQ 44236800
  44. #else
  45. #define CFG_GCLK_MF 1
  46. #define CONFIG_8xx_GCLK_FREQ 50000000
  47. #endif
  48. #if 0
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
  54. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  55. #undef CONFIG_BOOTARGS
  56. #define CONFIG_BOOTCOMMAND \
  57. "tftpboot; " \
  58. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  59. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  60. "bootm"
  61. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  62. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  65. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  66. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  67. #undef CONFIG_MAC_PARTITION
  68. #undef CONFIG_DOS_PARTITION
  69. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  70. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  71. CFG_CMD_DHCP )
  72. #define CONFIG_BOARD_PRE_INIT
  73. #define CONFIG_MISC_INIT_R
  74. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  75. #include <cmd_confdefs.h>
  76. /*
  77. * Miscellaneous configurable options
  78. */
  79. #define CFG_LONGHELP /* undef to save memory */
  80. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  81. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  82. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  83. #else
  84. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  85. #endif
  86. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  87. #define CFG_MAXARGS 16 /* max number of command args */
  88. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  89. #define CFG_MEMTEST_START 0x0300000 /* memtest works on */
  90. #define CFG_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  91. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  92. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  93. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  94. /*
  95. * Low Level Configuration Settings
  96. * (address mappings, register initial values, etc.)
  97. * You should know what you are doing if you make changes here.
  98. */
  99. /*-----------------------------------------------------------------------
  100. * Internal Memory Mapped Register
  101. */
  102. #define CFG_IMMR 0xFF000000
  103. /*-----------------------------------------------------------------------
  104. * Definitions for initial stack pointer and data area (in DPRAM)
  105. */
  106. #define CFG_INIT_RAM_ADDR CFG_IMMR
  107. #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  108. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  109. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  110. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  111. /*-----------------------------------------------------------------------
  112. * Start addresses for the final memory configuration
  113. * (Set up by the startup code)
  114. * Please note that CFG_SDRAM_BASE _must_ start at 0
  115. */
  116. #define CFG_SDRAM_BASE 0x00000000
  117. #define CFG_FLASH_BASE 0x40000000
  118. #if defined(DEBUG)
  119. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  120. #else
  121. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  122. #endif
  123. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  124. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  125. /*
  126. * For booting Linux, the board info and command line data
  127. * have to be in the first 8 MB of memory, since this is
  128. * the maximum mapped by the Linux kernel during initialization.
  129. */
  130. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  131. /*-----------------------------------------------------------------------
  132. * FLASH organization
  133. */
  134. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  135. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  136. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  137. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  138. #define CFG_ENV_IS_IN_FLASH 1
  139. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  140. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  141. #define CFG_ENV_SECT_SIZE 0x10000
  142. /*-----------------------------------------------------------------------
  143. * Cache Configuration
  144. */
  145. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  146. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  147. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  148. #endif
  149. /*-----------------------------------------------------------------------
  150. * SYPCR - System Protection Control 11-9
  151. * SYPCR can only be written once after reset!
  152. *-----------------------------------------------------------------------
  153. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  154. */
  155. #if defined(CONFIG_WATCHDOG)
  156. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  157. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  158. #else
  159. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  160. #endif
  161. /*-----------------------------------------------------------------------
  162. * SIUMCR - SIU Module Configuration 11-6
  163. *-----------------------------------------------------------------------
  164. * PCMCIA config., multi-function pin tri-state
  165. */
  166. #ifndef CONFIG_CAN_DRIVER
  167. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  168. #else /* we must activate GPL5 in the SIUMCR for CAN */
  169. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  170. #endif /* CONFIG_CAN_DRIVER */
  171. /*-----------------------------------------------------------------------
  172. * TBSCR - Time Base Status and Control 11-26
  173. *-----------------------------------------------------------------------
  174. * Clear Reference Interrupt Status, Timebase freezing enabled
  175. */
  176. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  177. /*-----------------------------------------------------------------------
  178. * RTCSC - Real-Time Clock Status and Control Register 11-27
  179. *-----------------------------------------------------------------------
  180. */
  181. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  182. /*-----------------------------------------------------------------------
  183. * PISCR - Periodic Interrupt Status and Control 11-31
  184. *-----------------------------------------------------------------------
  185. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  186. */
  187. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  188. /*-----------------------------------------------------------------------
  189. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  190. *-----------------------------------------------------------------------
  191. * Reset PLL lock status sticky bit, timer expired status bit and timer
  192. * interrupt status bit
  193. *
  194. */
  195. #define CFG_PLPRCR ( ((CFG_GCLK_MF-1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  196. /*-----------------------------------------------------------------------
  197. * SCCR - System Clock and reset Control Register 15-27
  198. *-----------------------------------------------------------------------
  199. * Set clock output, timebase and RTC source and divider,
  200. * power management and some other internal clocks
  201. */
  202. #define SCCR_MASK SCCR_EBDF11
  203. #define CFG_SCCR (SCCR_TBS | \
  204. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  205. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  206. SCCR_DFALCD00)
  207. /*-----------------------------------------------------------------------
  208. *
  209. *-----------------------------------------------------------------------
  210. *
  211. */
  212. /*#define CFG_DER 0x2002000F*/
  213. #define CFG_DER 0
  214. /*
  215. * Init Memory Controller:
  216. *
  217. * BR0/1 and OR0/1 (FLASH)
  218. */
  219. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  220. /* used to re-map FLASH both when starting from SRAM or FLASH:
  221. * restrict access enough to keep SRAM working (if any)
  222. * but not too much to meddle with FLASH accesses
  223. */
  224. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  225. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  226. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  227. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  228. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  229. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  230. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  231. /*
  232. * BR1/2 and OR1/2 (4MByte Flash Bank x 2)
  233. *
  234. */
  235. #define FLASH0_SIZE 0x00400000 /* 4MByte */
  236. #define FLASH0_BASE 0xF0000000
  237. #define CFG_OR1_PRELIM ((0xFFFFFFFFLU & ~(FLASH0_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  238. #define CFG_BR1_PRELIM ((FLASH0_BASE & BR_BA_MSK) | BR_PS_32 | BR_V)
  239. #define FLASH1_SIZE 0x00400000
  240. #define FLASH1_BASE 0xF0400000
  241. #define CFG_OR2_PRELIM ((0xFFFFFFFFLU & ~(FLASH1_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  242. #define CFG_BR2_PRELIM ((FLASH1_BASE & BR_BA_MSK) | BR_PS_32 | BR_V)
  243. /*
  244. * BR3 and OR3 (SDRAM)
  245. *
  246. */
  247. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  248. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  249. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  250. #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
  251. #define CFG_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CFG_OR_TIMING_SDRAM)
  252. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V)
  253. /*
  254. * BR6 (External register)
  255. * 16 bit port size - leds are at high 8 bits
  256. */
  257. #define EXTREG_BASE 0x30000000 /* external register */
  258. #define EXTREG_SIZE 0x00010000 /* max 64K */
  259. #define CFG_OR6_PRELIM ((0xFFFFFFFFLU & ~(EXTREG_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_15_CLK | OR_TRLX)
  260. #define CFG_BR6_PRELIM ((EXTREG_BASE & BR_BA_MSK) | BR_PS_32 | BR_V)
  261. /*
  262. * Memory Periodic Timer Prescaler
  263. */
  264. /* periodic timer for refresh */
  265. #define CFG_MAMR_PTA 208
  266. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  267. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  268. /*
  269. * MAMR settings for SDRAM
  270. */
  271. /* 9 column SDRAM */
  272. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  273. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  274. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  275. /*
  276. * Internal Definitions
  277. *
  278. * Boot Flags
  279. */
  280. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  281. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  282. /* Ethernet at SCC2 */
  283. #define CONFIG_SCC2_ENET
  284. #define CONFIG_ARTOS /* include ARTOS support */
  285. #endif /* __CONFIG_H */