CRAYL1.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * David Updegraff, Cray, Inc. dave@cray.com: our 405 is walnut-lite..
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #define CONFIG_CRAYL1
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  35. #define CONFIG_4xx 1 /* ...member of PPC405 family */
  36. #define CONFIG_SYS_CLK_FREQ 25000000
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  39. #define CONFIG_MII 1 /* MII PHY management */
  40. #define CONFIG_PHY_ADDR 1 /* PHY address; handling of ENET */
  41. #define CONFIG_BOARD_PRE_INIT 1 /* early setup for 405gp */
  42. #define CONFIG_MISC_INIT_R 1 /* so that a misc_init_r() is called */
  43. /* set PRAM to keep U-Boot out, mem= to keep linux out, and initrd_hi to
  44. * keep possible initrd ramdisk decompression out. This is in k (1024 bytes)
  45. #define CONFIG_PRAM 16
  46. */
  47. #define CONFIG_LOADADDR 0x100000 /* where TFTP images go */
  48. #undef CONFIG_BOOTARGS
  49. /* Bootcmd is overridden by the bootscript in board/cray/L1
  50. */
  51. #define CFG_AUTOLOAD "no"
  52. #define CONFIG_BOOTCOMMAND "dhcp"
  53. /*
  54. * ..during experiments..
  55. #define CONFIG_SERVERIP 10.0.0.1
  56. #define CONFIG_ETHADDR 00:40:a6:80:14:5
  57. */
  58. #define CONFIG_HARD_I2C 1 /* hardware support for i2c */
  59. #define CONFIG_SDRAM_BANK0 1
  60. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  61. #define CFG_I2C_SLAVE 0x7F
  62. #define CFG_I2C_EEPROM_ADDR 0x57
  63. #define CFG_I2C_EEPROM_ADDR_LEN 1
  64. #define CONFIG_IDENT_STRING "Cray L1"
  65. #define CONFIG_ENV_OVERWRITE 1
  66. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  67. #define CFG_HUSH_PARSER 1
  68. #define CFG_PROMPT_HUSH_PS2 "> "
  69. #define CONFIG_AUTOSCRIPT 1
  70. #define CONFIG_COMMANDS (\
  71. CFG_CMD_BDI|\
  72. CFG_CMD_IMI|\
  73. CFG_CMD_FLASH|\
  74. CFG_CMD_MEMORY|\
  75. CFG_CMD_NET|\
  76. CFG_CMD_ENV|\
  77. CFG_CMD_CONSOLE|\
  78. CFG_CMD_ASKENV|\
  79. CFG_CMD_ECHO|\
  80. CFG_CMD_IMMAP|\
  81. CFG_CMD_REGINFO|\
  82. CFG_CMD_DHCP|\
  83. CFG_CMD_DATE|\
  84. CFG_CMD_RUN|\
  85. CFG_CMD_I2C|\
  86. CFG_CMD_EEPROM|\
  87. CFG_CMD_DIAG|\
  88. CFG_CMD_AUTOSCRIPT|\
  89. CFG_CMD_SETGETDCR)
  90. /*
  91. * optional BOOTP / DHCP fields
  92. */
  93. #define CONFIG_BOOTP_MASK (\
  94. CONFIG_BOOTP_VENDOREX|\
  95. CONFIG_BOOTP_SUBNETMASK|\
  96. CONFIG_BOOTP_GATEWAY|\
  97. CONFIG_BOOTP_DNS|\
  98. CONFIG_BOOTP_HOSTNAME|\
  99. CONFIG_BOOTP_BOOTFILESIZE|\
  100. CONFIG_BOOTP_BOOTPATH)
  101. /*
  102. * how many time to fail & restart a net-TFTP before giving up & resetting
  103. * the board hoping that a reset of net interface might help..
  104. */
  105. #define CONFIG_NET_RESET 5
  106. /*
  107. * bauds. Just to make it compile; in our case, I read the base_baud
  108. * from the DCR anyway, so its kinda-tied to the above ref. clock which in turn
  109. * drives the system clock.
  110. */
  111. #define CFG_BASE_BAUD 403225
  112. #define CFG_BAUDRATE_TABLE \
  113. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  114. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  115. #include <cmd_confdefs.h>
  116. /*
  117. * Miscellaneous configurable options
  118. */
  119. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  120. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  121. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  122. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  123. #define CFG_MAXARGS 16 /* max number of command args */
  124. #define CFG_LOAD_ADDR 0x100000/* where to load what we get from TFTP */
  125. #define CFG_TFTP_LOADADDR CFG_LOAD_ADDR
  126. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  127. #define CFG_DRAM_TEST 1
  128. /*-----------------------------------------------------------------------
  129. * Start addresses for the final memory configuration
  130. * (Set up by the startup code)
  131. * Please note that CFG_SDRAM_BASE _must_ start at 0
  132. */
  133. #define CFG_SDRAM_BASE 0x00000000
  134. #define CFG_FLASH_BASE 0xFFC00000
  135. #define CFG_MONITOR_BASE TEXT_BASE
  136. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  137. /*
  138. * For booting Linux, the board info and command line data
  139. * have to be in the first 8 MB of memory, since this is
  140. * the maximum mapped by the Linux kernel during initialization.
  141. */
  142. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  143. /*-----------------------------------------------------------------------
  144. * FLASH organization
  145. */
  146. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  147. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  148. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  149. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  150. /* BEG ENVIRONNEMENT FLASH: needs to be a whole FlashSector */
  151. #define CFG_ENV_OFFSET 0x3c8000
  152. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  153. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment area */
  154. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  155. /* Memory tests: U-BOOT relocates itself to the top of Ram, so its at
  156. * 32meg-(128k+some_malloc_space+copy-of-ENV sector)..
  157. */
  158. #define CFG_SDRAM_SIZE 32 /* megs of ram */
  159. #define CFG_MEMTEST_START 0x2000 /* memtest works from the end of */
  160. /* the exception vector table */
  161. /* to the end of the DRAM */
  162. /* less monitor and malloc area */
  163. #define CFG_STACK_USAGE 0x10000 /* Reserve 64k for the stack usage */
  164. #define CFG_MALLOC_LEN (128 << 10) /* 128k for malloc space */
  165. #define CFG_MEM_END_USAGE ( CFG_MONITOR_LEN \
  166. + CFG_MALLOC_LEN \
  167. + CFG_ENV_SECT_SIZE \
  168. + CFG_STACK_USAGE )
  169. #define CFG_MEMTEST_END (CFG_SDRAM_SIZE * 1024 * 1024 - CFG_MEM_END_USAGE)
  170. /* END ENVIRONNEMENT FLASH */
  171. /*-----------------------------------------------------------------------
  172. * Cache Configuration. Only used to ..?? clear it, I guess..
  173. */
  174. #define CFG_DCACHE_SIZE 16384
  175. #define CFG_CACHELINE_SIZE 32
  176. /*
  177. * Init Memory Controller:
  178. *
  179. * BR0/1 and OR0/1 (FLASH)
  180. */
  181. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  182. /*-----------------------------------------------------------------------
  183. * Definitions for initial stack pointer and data area (in OnChipMem )
  184. */
  185. #if 1
  186. /* On Chip Memory location */
  187. #define CFG_TEMP_STACK_OCM 1
  188. #define CFG_OCM_DATA_ADDR 0xF0000000
  189. #define CFG_OCM_DATA_SIZE 0x1000
  190. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  191. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  192. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  193. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  194. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  195. #else
  196. #define CFG_OCM_DATA_ADDR 0xF0000000
  197. #define CFG_OCM_DATA_SIZE 0x1000
  198. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of On Chip SRAM */
  199. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of On Chip SRAM */
  200. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  201. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  202. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * Definitions for Serial Presence Detect EEPROM address
  206. */
  207. #define EEPROM_WRITE_ADDRESS 0xA0
  208. #define EEPROM_READ_ADDRESS 0xA1
  209. /*
  210. * Internal Definitions
  211. *
  212. * Boot Flags
  213. */
  214. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  215. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  216. #endif /* __CONFIG_H */