speed.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * (C) Copyright 2001-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2002
  6. * David Mueller, ELSOFT AG, d.mueller@elsoft.ch
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /* This code should work for both the S3C2400 and the S3C2410
  27. * as they seem to have the same PLL and clock machinery inside.
  28. * The different address mapping is handled by the s3c24xx.h files below.
  29. */
  30. #include <common.h>
  31. #if defined(CONFIG_S3C2400)
  32. #include <s3c2400.h>
  33. #elif defined(CONFIG_S3C2410)
  34. #include <s3c2410.h>
  35. #endif
  36. #define MPLL 0
  37. #define UPLL 1
  38. /* ------------------------------------------------------------------------- */
  39. /* NOTE: This describes the proper use of this file.
  40. *
  41. * CONFIG_SYS_CLK_FREQ should be defined as the input frequency of the PLL.
  42. *
  43. * get_FCLK(), get_HCLK(), get_PCLK() and get_UCLK() return the clock of
  44. * the specified bus in HZ.
  45. */
  46. /* ------------------------------------------------------------------------- */
  47. static ulong get_PLLCLK(int pllreg)
  48. {
  49. ulong r, m, p, s;
  50. if (pllreg == MPLL)
  51. r = rMPLLCON;
  52. else if (pllreg == UPLL)
  53. r = rUPLLCON;
  54. else
  55. hang();
  56. m = ((r & 0xFF000) >> 12) + 8;
  57. p = ((r & 0x003F0) >> 4) + 2;
  58. s = r & 0x3;
  59. return((CONFIG_SYS_CLK_FREQ * m) / (p << s));
  60. }
  61. /* return FCLK frequency */
  62. ulong get_FCLK(void)
  63. {
  64. return(get_PLLCLK(MPLL));
  65. }
  66. /* return HCLK frequency */
  67. ulong get_HCLK(void)
  68. {
  69. ulong clkdiv = rCLKDIVN;
  70. return((clkdiv & 0x2) ? get_FCLK()/2 : get_FCLK());
  71. }
  72. /* return PCLK frequency */
  73. ulong get_PCLK(void)
  74. {
  75. ulong clkdiv = rCLKDIVN;
  76. return((clkdiv & 0x1) ? get_HCLK()/2 : get_HCLK());
  77. }
  78. /* return UCLK frequency */
  79. ulong get_UCLK(void)
  80. {
  81. return(get_PLLCLK(UPLL));
  82. }