ap.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * (C) Copyright 2010-2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/gp_padctrl.h>
  26. #include <asm/arch-tegra/ap.h>
  27. #include <asm/arch-tegra/fuse.h>
  28. #include <asm/arch-tegra/pmc.h>
  29. #include <asm/arch-tegra/scu.h>
  30. #include <asm/arch-tegra/warmboot.h>
  31. int tegra_get_chip_type(void)
  32. {
  33. struct apb_misc_gp_ctlr *gp;
  34. struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE;
  35. uint tegra_sku_id, rev;
  36. /*
  37. * This is undocumented, Chip ID is bits 15:8 of the register
  38. * APB_MISC + 0x804, and has value 0x20 for Tegra20, 0x30 for
  39. * Tegra30
  40. */
  41. gp = (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
  42. rev = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >> HIDREV_CHIPID_SHIFT;
  43. tegra_sku_id = readl(&fuse->sku_info) & 0xff;
  44. switch (rev) {
  45. case CHIPID_TEGRA20:
  46. switch (tegra_sku_id) {
  47. case SKU_ID_T20:
  48. return TEGRA_SOC_T20;
  49. case SKU_ID_T25SE:
  50. case SKU_ID_AP25:
  51. case SKU_ID_T25:
  52. case SKU_ID_AP25E:
  53. case SKU_ID_T25E:
  54. return TEGRA_SOC_T25;
  55. }
  56. break;
  57. }
  58. /* unknown sku id */
  59. return TEGRA_SOC_UNKNOWN;
  60. }
  61. static void enable_scu(void)
  62. {
  63. struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE;
  64. u32 reg;
  65. /* If SCU already setup/enabled, return */
  66. if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE)
  67. return;
  68. /* Invalidate all ways for all processors */
  69. writel(0xFFFF, &scu->scu_inv_all);
  70. /* Enable SCU - bit 0 */
  71. reg = readl(&scu->scu_ctrl);
  72. reg |= SCU_CTRL_ENABLE;
  73. writel(reg, &scu->scu_ctrl);
  74. }
  75. static u32 get_odmdata(void)
  76. {
  77. /*
  78. * ODMDATA is stored in the BCT in IRAM by the BootROM.
  79. * The BCT start and size are stored in the BIT in IRAM.
  80. * Read the data @ bct_start + (bct_size - 12). This works
  81. * on T20 and T30 BCTs, which are locked down. If this changes
  82. * in new chips (T114, etc.), we can revisit this algorithm.
  83. */
  84. u32 bct_start, odmdata;
  85. bct_start = readl(AP20_BASE_PA_SRAM + NVBOOTINFOTABLE_BCTPTR);
  86. odmdata = readl(bct_start + BCT_ODMDATA_OFFSET);
  87. return odmdata;
  88. }
  89. static void init_pmc_scratch(void)
  90. {
  91. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  92. u32 odmdata;
  93. int i;
  94. /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */
  95. for (i = 0; i < 23; i++)
  96. writel(0, &pmc->pmc_scratch1+i);
  97. /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */
  98. odmdata = get_odmdata();
  99. writel(odmdata, &pmc->pmc_scratch20);
  100. }
  101. void s_init(void)
  102. {
  103. /* Init PMC scratch memory */
  104. init_pmc_scratch();
  105. enable_scu();
  106. /* enable SMP mode and FW for CPU0, by writing to Auxiliary Ctl reg */
  107. asm volatile(
  108. "mrc p15, 0, r0, c1, c0, 1\n"
  109. "orr r0, r0, #0x41\n"
  110. "mcr p15, 0, r0, c1, c0, 1\n");
  111. /* FIXME: should have ap20's L2 disabled too? */
  112. }