start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1510)
  36. #include <./configs/omap1510.h>
  37. #endif
  38. /*
  39. *************************************************************************
  40. *
  41. * Jump vector table as in table 3.1 in [1]
  42. *
  43. *************************************************************************
  44. */
  45. .globl _start
  46. _start: b reset
  47. ldr pc, _undefined_instruction
  48. ldr pc, _software_interrupt
  49. ldr pc, _prefetch_abort
  50. ldr pc, _data_abort
  51. ldr pc, _not_used
  52. ldr pc, _irq
  53. ldr pc, _fiq
  54. _undefined_instruction: .word undefined_instruction
  55. _software_interrupt: .word software_interrupt
  56. _prefetch_abort: .word prefetch_abort
  57. _data_abort: .word data_abort
  58. _not_used: .word not_used
  59. _irq: .word irq
  60. _fiq: .word fiq
  61. .balignl 16,0xdeadbeef
  62. /*
  63. *************************************************************************
  64. *
  65. * Startup Code (reset vector)
  66. *
  67. * do important init only if we don't start from memory!
  68. * setup Memory and board specific bits prior to relocation.
  69. * relocate armboot to ram
  70. * setup stack
  71. *
  72. *************************************************************************
  73. */
  74. .globl _TEXT_BASE
  75. _TEXT_BASE:
  76. .word CONFIG_SYS_TEXT_BASE
  77. /*
  78. * These are defined in the board-specific linker script.
  79. * Subtracting _start from them lets the linker put their
  80. * relative position in the executable instead of leaving
  81. * them null.
  82. */
  83. .globl _bss_start_ofs
  84. _bss_start_ofs:
  85. .word __bss_start - _start
  86. .globl _bss_end_ofs
  87. _bss_end_ofs:
  88. .word __bss_end__ - _start
  89. .globl _end_ofs
  90. _end_ofs:
  91. .word _end - _start
  92. #ifdef CONFIG_USE_IRQ
  93. /* IRQ stack memory (calculated at run-time) */
  94. .globl IRQ_STACK_START
  95. IRQ_STACK_START:
  96. .word 0x0badc0de
  97. /* IRQ stack memory (calculated at run-time) */
  98. .globl FIQ_STACK_START
  99. FIQ_STACK_START:
  100. .word 0x0badc0de
  101. #endif
  102. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  103. .globl IRQ_STACK_START_IN
  104. IRQ_STACK_START_IN:
  105. .word 0x0badc0de
  106. /*
  107. * the actual reset code
  108. */
  109. reset:
  110. /*
  111. * set the cpu to SVC32 mode
  112. */
  113. mrs r0,cpsr
  114. bic r0,r0,#0x1f
  115. orr r0,r0,#0xd3
  116. msr cpsr,r0
  117. /*
  118. * Set up 925T mode
  119. */
  120. mov r1, #0x81 /* Set ARM925T configuration. */
  121. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  122. /*
  123. * turn off the watchdog, unlock/diable sequence
  124. */
  125. mov r1, #0xF5
  126. ldr r0, =WDTIM_MODE
  127. strh r1, [r0]
  128. mov r1, #0xA0
  129. strh r1, [r0]
  130. /*
  131. * mask all IRQs by setting all bits in the INTMR - default
  132. */
  133. mov r1, #0xffffffff
  134. ldr r0, =REG_IHL1_MIR
  135. str r1, [r0]
  136. ldr r0, =REG_IHL2_MIR
  137. str r1, [r0]
  138. /*
  139. * wait for dpll to lock
  140. */
  141. ldr r0, =CK_DPLL1
  142. mov r1, #0x10
  143. strh r1, [r0]
  144. poll1:
  145. ldrh r1, [r0]
  146. ands r1, r1, #0x01
  147. beq poll1
  148. /*
  149. * we do sys-critical inits only at reboot,
  150. * not when booting from ram!
  151. */
  152. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  153. bl cpu_init_crit
  154. #endif
  155. /* Set stackpointer in internal RAM to call board_init_f */
  156. call_board_init_f:
  157. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  158. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  159. ldr r0,=0x00000000
  160. bl board_init_f
  161. /*------------------------------------------------------------------------------*/
  162. /*
  163. * void relocate_code (addr_sp, gd, addr_moni)
  164. *
  165. * This "function" does not return, instead it continues in RAM
  166. * after relocating the monitor code.
  167. *
  168. */
  169. .globl relocate_code
  170. relocate_code:
  171. mov r4, r0 /* save addr_sp */
  172. mov r5, r1 /* save addr of gd */
  173. mov r6, r2 /* save addr of destination */
  174. /* Set up the stack */
  175. stack_setup:
  176. mov sp, r4
  177. adr r0, _start
  178. cmp r0, r6
  179. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  180. beq clear_bss /* skip relocation */
  181. mov r1, r6 /* r1 <- scratch for copy_loop */
  182. ldr r3, _bss_start_ofs
  183. add r2, r0, r3 /* r2 <- source end address */
  184. copy_loop:
  185. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  186. stmia r1!, {r9-r10} /* copy to target address [r1] */
  187. cmp r0, r2 /* until source end address [r2] */
  188. blo copy_loop
  189. #ifndef CONFIG_SPL_BUILD
  190. /*
  191. * fix .rel.dyn relocations
  192. */
  193. ldr r0, _TEXT_BASE /* r0 <- Text base */
  194. sub r9, r6, r0 /* r9 <- relocation offset */
  195. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  196. add r10, r10, r0 /* r10 <- sym table in FLASH */
  197. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  198. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  199. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  200. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  201. fixloop:
  202. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  203. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  204. ldr r1, [r2, #4]
  205. and r7, r1, #0xff
  206. cmp r7, #23 /* relative fixup? */
  207. beq fixrel
  208. cmp r7, #2 /* absolute fixup? */
  209. beq fixabs
  210. /* ignore unknown type of fixup */
  211. b fixnext
  212. fixabs:
  213. /* absolute fix: set location to (offset) symbol value */
  214. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  215. add r1, r10, r1 /* r1 <- address of symbol in table */
  216. ldr r1, [r1, #4] /* r1 <- symbol value */
  217. add r1, r1, r9 /* r1 <- relocated sym addr */
  218. b fixnext
  219. fixrel:
  220. /* relative fix: increase location by offset */
  221. ldr r1, [r0]
  222. add r1, r1, r9
  223. fixnext:
  224. str r1, [r0]
  225. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  226. cmp r2, r3
  227. blo fixloop
  228. #endif
  229. clear_bss:
  230. #ifndef CONFIG_SPL_BUILD
  231. ldr r0, _bss_start_ofs
  232. ldr r1, _bss_end_ofs
  233. mov r4, r6 /* reloc addr */
  234. add r0, r0, r4
  235. add r1, r1, r4
  236. mov r2, #0x00000000 /* clear */
  237. clbss_l:cmp r0, r1 /* clear loop... */
  238. bhs clbss_e /* if reached end of bss, exit */
  239. str r2, [r0]
  240. add r0, r0, #4
  241. b clbss_l
  242. clbss_e:
  243. bl coloured_LED_init
  244. bl red_led_on
  245. #endif
  246. /*
  247. * We are done. Do not return, instead branch to second part of board
  248. * initialization, now running from RAM.
  249. */
  250. #ifdef CONFIG_NAND_SPL
  251. ldr r0, _nand_boot_ofs
  252. mov pc, r0
  253. _nand_boot_ofs:
  254. .word nand_boot
  255. #else
  256. ldr r0, _board_init_r_ofs
  257. adr r1, _start
  258. add lr, r0, r1
  259. add lr, lr, r9
  260. /* setup parameters for board_init_r */
  261. mov r0, r5 /* gd_t */
  262. mov r1, r6 /* dest_addr */
  263. /* jump to it ... */
  264. mov pc, lr
  265. _board_init_r_ofs:
  266. .word board_init_r - _start
  267. #endif
  268. _rel_dyn_start_ofs:
  269. .word __rel_dyn_start - _start
  270. _rel_dyn_end_ofs:
  271. .word __rel_dyn_end - _start
  272. _dynsym_start_ofs:
  273. .word __dynsym_start - _start
  274. /*
  275. *************************************************************************
  276. *
  277. * CPU_init_critical registers
  278. *
  279. * setup important registers
  280. * setup memory timing
  281. *
  282. *************************************************************************
  283. */
  284. cpu_init_crit:
  285. /*
  286. * flush v4 I/D caches
  287. */
  288. mov r0, #0
  289. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  290. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  291. /*
  292. * disable MMU stuff and caches
  293. */
  294. mrc p15, 0, r0, c1, c0, 0
  295. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  296. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  297. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  298. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  299. mcr p15, 0, r0, c1, c0, 0
  300. /*
  301. * Go setup Memory and board specific bits prior to relocation.
  302. */
  303. mov ip, lr /* perserve link reg across call */
  304. bl lowlevel_init /* go setup pll,mux,memory */
  305. mov lr, ip /* restore link */
  306. mov pc, lr /* back to my caller */
  307. /*
  308. *************************************************************************
  309. *
  310. * Interrupt handling
  311. *
  312. *************************************************************************
  313. */
  314. @
  315. @ IRQ stack frame.
  316. @
  317. #define S_FRAME_SIZE 72
  318. #define S_OLD_R0 68
  319. #define S_PSR 64
  320. #define S_PC 60
  321. #define S_LR 56
  322. #define S_SP 52
  323. #define S_IP 48
  324. #define S_FP 44
  325. #define S_R10 40
  326. #define S_R9 36
  327. #define S_R8 32
  328. #define S_R7 28
  329. #define S_R6 24
  330. #define S_R5 20
  331. #define S_R4 16
  332. #define S_R3 12
  333. #define S_R2 8
  334. #define S_R1 4
  335. #define S_R0 0
  336. #define MODE_SVC 0x13
  337. #define I_BIT 0x80
  338. /*
  339. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  340. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  341. */
  342. .macro bad_save_user_regs
  343. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  344. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  345. ldr r2, IRQ_STACK_START_IN
  346. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  347. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  348. add r5, sp, #S_SP
  349. mov r1, lr
  350. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  351. mov r0, sp @ save current stack into r0 (param register)
  352. .endm
  353. .macro irq_save_user_regs
  354. sub sp, sp, #S_FRAME_SIZE
  355. stmia sp, {r0 - r12} @ Calling r0-r12
  356. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  357. stmdb r8, {sp, lr}^ @ Calling SP, LR
  358. str lr, [r8, #0] @ Save calling PC
  359. mrs r6, spsr
  360. str r6, [r8, #4] @ Save CPSR
  361. str r0, [r8, #8] @ Save OLD_R0
  362. mov r0, sp
  363. .endm
  364. .macro irq_restore_user_regs
  365. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  366. mov r0, r0
  367. ldr lr, [sp, #S_PC] @ Get PC
  368. add sp, sp, #S_FRAME_SIZE
  369. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  370. .endm
  371. .macro get_bad_stack
  372. ldr r13, IRQ_STACK_START_IN
  373. str lr, [r13] @ save caller lr in position 0 of saved stack
  374. mrs lr, spsr @ get the spsr
  375. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  376. mov r13, #MODE_SVC @ prepare SVC-Mode
  377. @ msr spsr_c, r13
  378. msr spsr, r13 @ switch modes, make sure moves will execute
  379. mov lr, pc @ capture return pc
  380. movs pc, lr @ jump to next instruction & switch modes.
  381. .endm
  382. .macro get_irq_stack @ setup IRQ stack
  383. ldr sp, IRQ_STACK_START
  384. .endm
  385. .macro get_fiq_stack @ setup FIQ stack
  386. ldr sp, FIQ_STACK_START
  387. .endm
  388. /*
  389. * exception handlers
  390. */
  391. .align 5
  392. undefined_instruction:
  393. get_bad_stack
  394. bad_save_user_regs
  395. bl do_undefined_instruction
  396. .align 5
  397. software_interrupt:
  398. get_bad_stack
  399. bad_save_user_regs
  400. bl do_software_interrupt
  401. .align 5
  402. prefetch_abort:
  403. get_bad_stack
  404. bad_save_user_regs
  405. bl do_prefetch_abort
  406. .align 5
  407. data_abort:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_data_abort
  411. .align 5
  412. not_used:
  413. get_bad_stack
  414. bad_save_user_regs
  415. bl do_not_used
  416. #ifdef CONFIG_USE_IRQ
  417. .align 5
  418. irq:
  419. get_irq_stack
  420. irq_save_user_regs
  421. bl do_irq
  422. irq_restore_user_regs
  423. .align 5
  424. fiq:
  425. get_fiq_stack
  426. /* someone ought to write a more effiction fiq_save_user_regs */
  427. irq_save_user_regs
  428. bl do_fiq
  429. irq_restore_user_regs
  430. #else
  431. .align 5
  432. irq:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_irq
  436. .align 5
  437. fiq:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_fiq
  441. #endif
  442. .align 5
  443. .globl reset_cpu
  444. reset_cpu:
  445. ldr r1, rstctl1 /* get clkm1 reset ctl */
  446. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  447. strh r3, [r1] /* force reset */
  448. mov r0, r0
  449. _loop_forever:
  450. b _loop_forever
  451. rstctl1:
  452. .word 0xfffece10