at91cap9adk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91cap9.h>
  26. #include <asm/arch/at91cap9_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_common.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. #include <asm/arch/hardware.h>
  34. #include <lcd.h>
  35. #include <atmel_lcdc.h>
  36. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  37. #include <net.h>
  38. #endif
  39. #include <netdev.h>
  40. #define MP_BLOCK_3_BASE 0xFDF00000
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /* ------------------------------------------------------------------------- */
  43. /*
  44. * Miscelaneous platform dependent initialisations
  45. */
  46. static void at91cap9_slowclock_hw_init(void)
  47. {
  48. /*
  49. * On AT91CAP9 revC CPUs, the slow clock can be based on an
  50. * internal impreciseRC oscillator or an external 32kHz oscillator.
  51. * Switch to the latter.
  52. */
  53. #define ARCH_ID_AT91CAP9_REVB 0x399
  54. #define ARCH_ID_AT91CAP9_REVC 0x601
  55. if (at91_sys_read(AT91_PMC_VER) == ARCH_ID_AT91CAP9_REVC) {
  56. unsigned i, tmp = at91_sys_read(AT91_SCKCR);
  57. if ((tmp & AT91CAP9_SCKCR_OSCSEL) == AT91CAP9_SCKCR_OSCSEL_RC) {
  58. extern void timer_init(void);
  59. timer_init();
  60. tmp |= AT91CAP9_SCKCR_OSC32EN;
  61. at91_sys_write(AT91_SCKCR, tmp);
  62. for (i = 0; i < 1200; i++)
  63. udelay(1000);
  64. tmp |= AT91CAP9_SCKCR_OSCSEL_32;
  65. at91_sys_write(AT91_SCKCR, tmp);
  66. udelay(200);
  67. tmp &= ~AT91CAP9_SCKCR_RCEN;
  68. at91_sys_write(AT91_SCKCR, tmp);
  69. }
  70. }
  71. }
  72. static void at91cap9_nor_hw_init(void)
  73. {
  74. unsigned long csa;
  75. /* Ensure EBI supply is 3.3V */
  76. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  77. at91_sys_write(AT91_MATRIX_EBICSA,
  78. csa | AT91_MATRIX_EBI_VDDIOMSEL_3_3V);
  79. /* Configure SMC CS0 for parallel flash */
  80. at91_sys_write(AT91_SMC_SETUP(0),
  81. AT91_SMC_NWESETUP_(4) | AT91_SMC_NCS_WRSETUP_(2) |
  82. AT91_SMC_NRDSETUP_(4) | AT91_SMC_NCS_RDSETUP_(2));
  83. at91_sys_write(AT91_SMC_PULSE(0),
  84. AT91_SMC_NWEPULSE_(8) | AT91_SMC_NCS_WRPULSE_(10) |
  85. AT91_SMC_NRDPULSE_(8) | AT91_SMC_NCS_RDPULSE_(10));
  86. at91_sys_write(AT91_SMC_CYCLE(0),
  87. AT91_SMC_NWECYCLE_(16) | AT91_SMC_NRDCYCLE_(16));
  88. at91_sys_write(AT91_SMC_MODE(0),
  89. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  90. AT91_SMC_EXNWMODE_DISABLE | AT91_SMC_BAT_WRITE |
  91. AT91_SMC_DBW_16 | AT91_SMC_TDF_(1));
  92. }
  93. #ifdef CONFIG_CMD_NAND
  94. static void at91cap9_nand_hw_init(void)
  95. {
  96. unsigned long csa;
  97. /* Enable CS3 */
  98. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  99. at91_sys_write(AT91_MATRIX_EBICSA,
  100. csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA |
  101. AT91_MATRIX_EBI_VDDIOMSEL_3_3V);
  102. /* Configure SMC CS3 for NAND/SmartMedia */
  103. at91_sys_write(AT91_SMC_SETUP(3),
  104. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(1) |
  105. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(1));
  106. at91_sys_write(AT91_SMC_PULSE(3),
  107. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(6) |
  108. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(6));
  109. at91_sys_write(AT91_SMC_CYCLE(3),
  110. AT91_SMC_NWECYCLE_(8) | AT91_SMC_NRDCYCLE_(8));
  111. at91_sys_write(AT91_SMC_MODE(3),
  112. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  113. AT91_SMC_EXNWMODE_DISABLE |
  114. #ifdef CONFIG_SYS_NAND_DBW_16
  115. AT91_SMC_DBW_16 |
  116. #else /* CONFIG_SYS_NAND_DBW_8 */
  117. AT91_SMC_DBW_8 |
  118. #endif
  119. AT91_SMC_TDF_(1));
  120. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_PIOABCD);
  121. /* RDY/BSY is not connected */
  122. /* Enable NandFlash */
  123. at91_set_gpio_output(AT91_PIN_PD15, 1);
  124. }
  125. #endif
  126. #ifdef CONFIG_MACB
  127. static void at91cap9_macb_hw_init(void)
  128. {
  129. /* Enable clock */
  130. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_EMAC);
  131. /*
  132. * Disable pull-up on:
  133. * RXDV (PB22) => PHY normal mode (not Test mode)
  134. * ERX0 (PB25) => PHY ADDR0
  135. * ERX1 (PB26) => PHY ADDR1 => PHYADDR = 0x0
  136. *
  137. * PHY has internal pull-down
  138. */
  139. writel(pin_to_mask(AT91_PIN_PB22) |
  140. pin_to_mask(AT91_PIN_PB25) |
  141. pin_to_mask(AT91_PIN_PB26),
  142. pin_to_controller(AT91_PIN_PA0) + PIO_PUDR);
  143. /* Need to reset PHY -> 500ms reset */
  144. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  145. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  146. AT91_RSTC_URSTEN);
  147. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  148. /* Wait for end hardware reset */
  149. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  150. /* Restore NRST value */
  151. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  152. (AT91_RSTC_ERSTL & (0x0 << 8)) |
  153. AT91_RSTC_URSTEN);
  154. /* Re-enable pull-up */
  155. writel(pin_to_mask(AT91_PIN_PB22) |
  156. pin_to_mask(AT91_PIN_PB25) |
  157. pin_to_mask(AT91_PIN_PB26),
  158. pin_to_controller(AT91_PIN_PA0) + PIO_PUER);
  159. at91_set_A_periph(AT91_PIN_PB21, 0); /* ETXCK_EREFCK */
  160. at91_set_A_periph(AT91_PIN_PB22, 0); /* ERXDV */
  161. at91_set_A_periph(AT91_PIN_PB25, 0); /* ERX0 */
  162. at91_set_A_periph(AT91_PIN_PB26, 0); /* ERX1 */
  163. at91_set_A_periph(AT91_PIN_PB27, 0); /* ERXER */
  164. at91_set_A_periph(AT91_PIN_PB28, 0); /* ETXEN */
  165. at91_set_A_periph(AT91_PIN_PB23, 0); /* ETX0 */
  166. at91_set_A_periph(AT91_PIN_PB24, 0); /* ETX1 */
  167. at91_set_A_periph(AT91_PIN_PB30, 0); /* EMDIO */
  168. at91_set_A_periph(AT91_PIN_PB29, 0); /* EMDC */
  169. #ifndef CONFIG_RMII
  170. at91_set_B_periph(AT91_PIN_PC25, 0); /* ECRS */
  171. at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
  172. at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
  173. at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
  174. at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
  175. at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
  176. at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
  177. at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
  178. #endif
  179. /* Unlock EMAC, 3 0 2 1 sequence */
  180. #define MP_MAC_KEY0 0x5969cb2a
  181. #define MP_MAC_KEY1 0xb4a1872e
  182. #define MP_MAC_KEY2 0x05683fbc
  183. #define MP_MAC_KEY3 0x3634fba4
  184. #define UNLOCK_MAC 0x00000008
  185. writel(MP_MAC_KEY3, MP_BLOCK_3_BASE + 0x3c);
  186. writel(MP_MAC_KEY0, MP_BLOCK_3_BASE + 0x30);
  187. writel(MP_MAC_KEY2, MP_BLOCK_3_BASE + 0x38);
  188. writel(MP_MAC_KEY1, MP_BLOCK_3_BASE + 0x34);
  189. writel(UNLOCK_MAC, MP_BLOCK_3_BASE + 0x40);
  190. }
  191. #endif
  192. #ifdef CONFIG_USB_OHCI_NEW
  193. static void at91cap9_uhp_hw_init(void)
  194. {
  195. /* Unlock USB OHCI, 3 2 0 1 sequence */
  196. #define MP_OHCI_KEY0 0x896c11ca
  197. #define MP_OHCI_KEY1 0x68ebca21
  198. #define MP_OHCI_KEY2 0x4823efbc
  199. #define MP_OHCI_KEY3 0x8651aae4
  200. #define UNLOCK_OHCI 0x00000010
  201. writel(MP_OHCI_KEY3, MP_BLOCK_3_BASE + 0x3c);
  202. writel(MP_OHCI_KEY2, MP_BLOCK_3_BASE + 0x38);
  203. writel(MP_OHCI_KEY0, MP_BLOCK_3_BASE + 0x30);
  204. writel(MP_OHCI_KEY1, MP_BLOCK_3_BASE + 0x34);
  205. writel(UNLOCK_OHCI, MP_BLOCK_3_BASE + 0x40);
  206. }
  207. #endif
  208. #ifdef CONFIG_LCD
  209. vidinfo_t panel_info = {
  210. vl_col: 240,
  211. vl_row: 320,
  212. vl_clk: 4965000,
  213. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  214. ATMEL_LCDC_INVFRAME_INVERTED,
  215. vl_bpix: 3,
  216. vl_tft: 1,
  217. vl_hsync_len: 5,
  218. vl_left_margin: 1,
  219. vl_right_margin:33,
  220. vl_vsync_len: 1,
  221. vl_upper_margin:1,
  222. vl_lower_margin:0,
  223. mmio: AT91CAP9_LCDC_BASE,
  224. };
  225. void lcd_enable(void)
  226. {
  227. at91_set_gpio_value(AT91_PIN_PC0, 0); /* power up */
  228. }
  229. void lcd_disable(void)
  230. {
  231. at91_set_gpio_value(AT91_PIN_PC0, 1); /* power down */
  232. }
  233. static void at91cap9_lcd_hw_init(void)
  234. {
  235. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  236. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  237. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  238. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  239. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  240. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  241. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  242. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  243. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  244. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  245. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  246. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  247. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  248. at91_set_A_periph(AT91_PIN_PC17, 0); /* LCDD13 */
  249. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  250. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  251. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  252. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  253. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  254. at91_set_A_periph(AT91_PIN_PC25, 0); /* LCDD21 */
  255. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  256. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  257. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_LCDC);
  258. gd->fb_base = 0;
  259. }
  260. #ifdef CONFIG_LCD_INFO
  261. #include <nand.h>
  262. #include <version.h>
  263. void lcd_show_board_info(void)
  264. {
  265. ulong dram_size, nand_size;
  266. int i;
  267. char temp[32];
  268. lcd_printf ("%s\n", U_BOOT_VERSION);
  269. lcd_printf ("(C) 2008 ATMEL Corp\n");
  270. lcd_printf ("at91support@atmel.com\n");
  271. lcd_printf ("%s CPU at %s MHz\n",
  272. AT91_CPU_NAME,
  273. strmhz(temp, AT91_CPU_CLOCK));
  274. dram_size = 0;
  275. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  276. dram_size += gd->bd->bi_dram[i].size;
  277. nand_size = 0;
  278. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  279. nand_size += nand_info[i].size;
  280. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  281. dram_size >> 20,
  282. nand_size >> 20 );
  283. }
  284. #endif /* CONFIG_LCD_INFO */
  285. #endif
  286. int board_init(void)
  287. {
  288. /* Enable Ctrlc */
  289. console_init_f();
  290. /* arch number of AT91CAP9ADK-Board */
  291. gd->bd->bi_arch_number = MACH_TYPE_AT91CAP9ADK;
  292. /* adress of boot parameters */
  293. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  294. at91_serial_hw_init();
  295. at91cap9_slowclock_hw_init();
  296. at91cap9_nor_hw_init();
  297. #ifdef CONFIG_CMD_NAND
  298. at91cap9_nand_hw_init();
  299. #endif
  300. #ifdef CONFIG_HAS_DATAFLASH
  301. at91_spi0_hw_init(1 << 0);
  302. #endif
  303. #ifdef CONFIG_MACB
  304. at91cap9_macb_hw_init();
  305. #endif
  306. #ifdef CONFIG_USB_OHCI_NEW
  307. at91cap9_uhp_hw_init();
  308. #endif
  309. #ifdef CONFIG_LCD
  310. at91cap9_lcd_hw_init();
  311. #endif
  312. return 0;
  313. }
  314. int dram_init(void)
  315. {
  316. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  317. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  318. return 0;
  319. }
  320. #ifdef CONFIG_RESET_PHY_R
  321. void reset_phy(void)
  322. {
  323. #ifdef CONFIG_MACB
  324. /*
  325. * Initialize ethernet HW addr prior to starting Linux,
  326. * needed for nfsroot
  327. */
  328. eth_init(gd->bd);
  329. #endif
  330. }
  331. #endif
  332. int board_eth_init(bd_t *bis)
  333. {
  334. int rc = 0;
  335. #ifdef CONFIG_MACB
  336. rc = macb_eth_initialize(0, (void *)AT91CAP9_BASE_EMAC, 0x00);
  337. #endif
  338. return rc;
  339. }