rmu.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #undef CONFIG_MPC860
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
  35. #define CONFIG_RMU 1
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_BOOTCOMMAND \
  47. "bootp; " \
  48. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  49. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  50. "bootm"
  51. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  52. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  53. /* enable I2C and select the hardware/software driver */
  54. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  55. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  56. #define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
  57. #define CFG_I2C_SLAVE 0xFE
  58. /* Software (bit-bang) I2C driver configuration */
  59. #define PB_SCL 0x00000020 /* PB 26 */
  60. #define PB_SDA 0x00000010 /* PB 27 */
  61. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  62. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  63. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  64. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  65. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  66. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  67. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  68. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  69. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  70. /* M41T11 Serial Access Timekeeper(R) SRAM */
  71. #define CONFIG_RTC_M41T11 1
  72. #define CFG_I2C_RTC_ADDR 0x68
  73. #define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
  74. #undef CONFIG_WATCHDOG /* watchdog disabled */
  75. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  76. CFG_CMD_DATE | \
  77. CFG_CMD_DHCP | \
  78. CFG_CMD_I2C )
  79. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  80. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  81. #include <cmd_confdefs.h>
  82. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  83. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
  84. #define CONFIG_AUTOBOOT_DELAY_STR "system"
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CFG_LONGHELP /* undef to save memory */
  89. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  90. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  91. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  92. #else
  93. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  94. #endif
  95. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  96. #define CFG_MAXARGS 16 /* max number of command args */
  97. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  98. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  99. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  100. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  101. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  102. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  103. /*
  104. * Low Level Configuration Settings
  105. * (address mappings, register initial values, etc.)
  106. * You should know what you are doing if you make changes here.
  107. */
  108. /*-----------------------------------------------------------------------
  109. * Internal Memory Mapped Register
  110. */
  111. #define CFG_IMMR 0xFA200000
  112. /*-----------------------------------------------------------------------
  113. * Definitions for initial stack pointer and data area (in DPRAM)
  114. */
  115. #define CFG_INIT_RAM_ADDR CFG_IMMR
  116. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  117. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  118. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  119. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  120. /*-----------------------------------------------------------------------
  121. * Start addresses for the final memory configuration
  122. * (Set up by the startup code)
  123. * Please note that CFG_SDRAM_BASE _must_ start at 0
  124. */
  125. #define CFG_SDRAM_BASE 0x00000000
  126. #define CFG_FLASH_BASE (0-flash_info[0].size) /* Put flash at end */
  127. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  128. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  129. #else
  130. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  131. #endif
  132. #define CFG_MONITOR_BASE TEXT_BASE
  133. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  134. /*
  135. * For booting Linux, the board info and command line data
  136. * have to be in the first 8 MB of memory, since this is
  137. * the maximum mapped by the Linux kernel during initialization.
  138. */
  139. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  140. /*-----------------------------------------------------------------------
  141. * FLASH organization
  142. */
  143. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  144. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  145. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  146. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  147. #define CFG_ENV_IS_IN_FLASH 1
  148. #define CFG_ENV_ADDR ((TEXT_BASE) + 0x40000)
  149. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  150. /* Address and size of Redundant Environment Sector */
  151. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR+CFG_ENV_SIZE)
  152. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  153. /*-----------------------------------------------------------------------
  154. * Reset address
  155. */
  156. #define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
  157. /*-----------------------------------------------------------------------
  158. * Cache Configuration
  159. */
  160. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  161. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  162. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SYPCR - System Protection Control 11-9
  166. * SYPCR can only be written once after reset!
  167. *-----------------------------------------------------------------------
  168. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  169. */
  170. #if defined(CONFIG_WATCHDOG)
  171. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  172. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  173. #else
  174. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * SIUMCR - SIU Module Configuration 11-6
  178. *-----------------------------------------------------------------------
  179. * PCMCIA config., multi-function pin tri-state
  180. */
  181. #define CFG_SIUMCR (SIUMCR_MLRC10)
  182. /*-----------------------------------------------------------------------
  183. * TBSCR - Time Base Status and Control 11-26
  184. *-----------------------------------------------------------------------
  185. * Clear Reference Interrupt Status, Timebase freezing enabled
  186. */
  187. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  188. /*-----------------------------------------------------------------------
  189. * RTCSC - Real-Time Clock Status and Control Register 11-27
  190. *-----------------------------------------------------------------------
  191. */
  192. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  193. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  194. /*-----------------------------------------------------------------------
  195. * PISCR - Periodic Interrupt Status and Control 11-31
  196. *-----------------------------------------------------------------------
  197. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  198. */
  199. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  200. /*-----------------------------------------------------------------------
  201. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  202. *-----------------------------------------------------------------------
  203. * Reset PLL lock status sticky bit, timer expired status bit and timer
  204. * interrupt status bit
  205. *
  206. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  207. */
  208. /* up to 50 MHz we use a 1:1 clock */
  209. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  210. /*-----------------------------------------------------------------------
  211. * SCCR - System Clock and reset Control Register 15-27
  212. *-----------------------------------------------------------------------
  213. * Set clock output, timebase and RTC source and divider,
  214. * power management and some other internal clocks
  215. */
  216. #define SCCR_MASK SCCR_EBDF00
  217. /* up to 50 MHz we use a 1:1 clock */
  218. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  219. /*-----------------------------------------------------------------------
  220. * PCMCIA stuff
  221. *-----------------------------------------------------------------------
  222. *
  223. */
  224. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  225. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  226. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  227. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  228. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  229. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  230. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  231. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  232. /*-----------------------------------------------------------------------
  233. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  234. *-----------------------------------------------------------------------
  235. */
  236. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  237. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  238. #undef CONFIG_IDE_LED /* LED for ide not supported */
  239. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  240. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  241. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  242. #define CFG_ATA_IDE0_OFFSET 0x0000
  243. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  244. /* Offset for data I/O */
  245. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  246. /* Offset for normal register accesses */
  247. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  248. /* Offset for alternate registers */
  249. #define CFG_ATA_ALT_OFFSET 0x0100
  250. /*-----------------------------------------------------------------------
  251. *
  252. *-----------------------------------------------------------------------
  253. *
  254. */
  255. /*#define CFG_DER 0x2002000F*/
  256. #define CFG_DER 0
  257. /*
  258. * Init Memory Controller:
  259. *
  260. * BR0 and OR0 (FLASH)
  261. */
  262. #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base - up to 64 MB of flash */
  263. #define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask - map 64 MB */
  264. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  265. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  266. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  267. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  268. /*
  269. * BR1 and OR1 (SDRAM)
  270. *
  271. */
  272. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  273. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
  274. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  275. #define CFG_OR_TIMING_SDRAM 0x00000E00
  276. #define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
  277. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  278. /* RPXLITE mem setting */
  279. #define CFG_NVRAM_BASE 0xFA000000 /* NVRAM & SRAM base */
  280. /* IMMR: 0xFA200000 IMMR base address - see above */
  281. #define CFG_BCSR_BASE 0xFA400000 /* BCSR base address */
  282. #define CFG_BR3_PRELIM (CFG_BCSR_BASE | BR_V) /* BCSR */
  283. #define CFG_OR3_PRELIM 0xFFFF8910
  284. #define CFG_BR4_PRELIM (CFG_NVRAM_BASE | BR_PS_8 | BR_V) /* NVRAM & SRAM */
  285. #define CFG_OR4_PRELIM 0xFFFE0970
  286. /*
  287. * Memory Periodic Timer Prescaler
  288. */
  289. /* periodic timer for refresh */
  290. #define CFG_MAMR_PTA 20
  291. /*
  292. * Refresh clock Prescalar
  293. */
  294. #define CFG_MPTPR MPTPR_PTP_DIV2
  295. /*
  296. * MAMR settings for SDRAM
  297. */
  298. /* 9 column SDRAM */
  299. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  300. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  301. MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
  302. /*
  303. * Internal Definitions
  304. *
  305. * Boot Flags
  306. */
  307. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  308. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  309. /*
  310. * BCSRx
  311. *
  312. * Board Status and Control Registers
  313. *
  314. */
  315. #define BCSR0 (CFG_BCSR_BASE + 0)
  316. #define BCSR1 (CFG_BCSR_BASE + 1)
  317. #define BCSR2 (CFG_BCSR_BASE + 2)
  318. #define BCSR3 (CFG_BCSR_BASE + 3)
  319. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  320. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  321. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  322. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  323. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  324. #define BCSR0_COLTEST 0x20
  325. #define BCSR0_ETHLPBK 0x40
  326. #define BCSR0_ETHEN 0x80
  327. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  328. #define BCSR1_PCVCTL6 0x02
  329. #define BCSR1_PCVCTL5 0x04
  330. #define BCSR1_PCVCTL4 0x08
  331. #define BCSR1_IPB5SEL 0x10
  332. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  333. #define BCSR2_ENUSBCLK 0x10
  334. #define BCSR2_USBPWREN 0x20
  335. #define BCSR2_USBSPD 0x40
  336. #define BCSR2_USBSUSP 0x80
  337. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  338. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  339. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  340. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  341. #define BCSR3_D27 0x10 /* Dip Switch settings */
  342. #define BCSR3_D26 0x20
  343. #define BCSR3_D25 0x40
  344. #define BCSR3_D24 0x80
  345. #endif /* __CONFIG_H */