start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. .globl _start
  33. _start: b reset
  34. #ifdef CONFIG_PRELOADER
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. _hang:
  43. .word do_hang
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678 /* now 16*4=64 */
  51. #else
  52. ldr pc, _undefined_instruction
  53. ldr pc, _software_interrupt
  54. ldr pc, _prefetch_abort
  55. ldr pc, _data_abort
  56. ldr pc, _not_used
  57. ldr pc, _irq
  58. ldr pc, _fiq
  59. _undefined_instruction: .word undefined_instruction
  60. _software_interrupt: .word software_interrupt
  61. _prefetch_abort: .word prefetch_abort
  62. _data_abort: .word data_abort
  63. _not_used: .word not_used
  64. _irq: .word irq
  65. _fiq: .word fiq
  66. _pad: .word 0x12345678 /* now 16*4=64 */
  67. #endif /* CONFIG_PRELOADER */
  68. .global _end_vect
  69. _end_vect:
  70. .balignl 16,0xdeadbeef
  71. /*
  72. *************************************************************************
  73. *
  74. * Startup Code (reset vector)
  75. *
  76. * do important init only if we don't start from memory!
  77. * setup Memory and board specific bits prior to relocation.
  78. * relocate armboot to ram
  79. * setup stack
  80. *
  81. *************************************************************************
  82. */
  83. _TEXT_BASE:
  84. .word TEXT_BASE
  85. .globl _armboot_start
  86. _armboot_start:
  87. .word _start
  88. /*
  89. * These are defined in the board-specific linker script.
  90. */
  91. .globl _bss_start
  92. _bss_start:
  93. .word __bss_start
  94. .globl _bss_end
  95. _bss_end:
  96. .word _end
  97. #ifdef CONFIG_USE_IRQ
  98. /* IRQ stack memory (calculated at run-time) */
  99. .globl IRQ_STACK_START
  100. IRQ_STACK_START:
  101. .word 0x0badc0de
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl FIQ_STACK_START
  104. FIQ_STACK_START:
  105. .word 0x0badc0de
  106. #endif
  107. /*
  108. * the actual reset code
  109. */
  110. reset:
  111. /*
  112. * set the cpu to SVC32 mode
  113. */
  114. mrs r0,cpsr
  115. bic r0,r0,#0x1f
  116. orr r0,r0,#0xd3
  117. msr cpsr,r0
  118. #ifdef CONFIG_OMAP2420H4
  119. /* Copy vectors to mask ROM indirect addr */
  120. adr r0, _start /* r0 <- current position of code */
  121. add r0, r0, #4 /* skip reset vector */
  122. mov r2, #64 /* r2 <- size to copy */
  123. add r2, r0, r2 /* r2 <- source end address */
  124. mov r1, #SRAM_OFFSET0 /* build vect addr */
  125. mov r3, #SRAM_OFFSET1
  126. add r1, r1, r3
  127. mov r3, #SRAM_OFFSET2
  128. add r1, r1, r3
  129. next:
  130. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  131. stmia r1!, {r3-r10} /* copy to target address [r1] */
  132. cmp r0, r2 /* until source end address [r2] */
  133. bne next /* loop until equal */
  134. bl cpy_clk_code /* put dpll adjust code behind vectors */
  135. #endif
  136. /* the mask ROM code should have PLL and others stable */
  137. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  138. bl cpu_init_crit
  139. #endif
  140. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  141. relocate: /* relocate U-Boot to RAM */
  142. adr r0, _start /* r0 <- current position of code */
  143. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  144. cmp r0, r1 /* don't reloc during debug */
  145. #ifndef CONFIG_PRELOADER
  146. beq stack_setup
  147. #endif /* CONFIG_PRELOADER */
  148. ldr r2, _armboot_start
  149. ldr r3, _bss_start
  150. sub r2, r3, r2 /* r2 <- size of armboot */
  151. add r2, r0, r2 /* r2 <- source end address */
  152. copy_loop:
  153. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  154. stmia r1!, {r3-r10} /* copy to target address [r1] */
  155. cmp r0, r2 /* until source end addreee [r2] */
  156. ble copy_loop
  157. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  158. /* Set up the stack */
  159. stack_setup:
  160. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  161. #ifdef CONFIG_PRELOADER
  162. sub sp, r0, #128 /* leave 32 words for abort-stack */
  163. #else
  164. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  165. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  166. #ifdef CONFIG_USE_IRQ
  167. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  168. #endif
  169. sub sp, r0, #12 /* leave 3 words for abort-stack */
  170. #endif /* CONFIG_PRELOADER */
  171. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  172. clear_bss:
  173. ldr r0, _bss_start /* find start of bss segment */
  174. ldr r1, _bss_end /* stop here */
  175. mov r2, #0x00000000 /* clear */
  176. #ifndef CONFIG_PRELOADER
  177. clbss_l:str r2, [r0] /* clear loop... */
  178. add r0, r0, #4
  179. cmp r0, r1
  180. bne clbss_l
  181. #endif
  182. ldr pc, _start_armboot
  183. #ifdef CONFIG_NAND_SPL
  184. _start_armboot: .word nand_boot
  185. #else
  186. #ifdef CONFIG_ONENAND_IPL
  187. _start_armboot: .word start_oneboot
  188. #else
  189. _start_armboot: .word start_armboot
  190. #endif /* CONFIG_ONENAND_IPL */
  191. #endif /* CONFIG_NAND_SPL */
  192. /*
  193. *************************************************************************
  194. *
  195. * CPU_init_critical registers
  196. *
  197. * setup important registers
  198. * setup memory timing
  199. *
  200. *************************************************************************
  201. */
  202. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  203. cpu_init_crit:
  204. /*
  205. * flush v4 I/D caches
  206. */
  207. mov r0, #0
  208. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  209. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  210. /*
  211. * disable MMU stuff and caches
  212. */
  213. mrc p15, 0, r0, c1, c0, 0
  214. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  215. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  216. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  217. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  218. mcr p15, 0, r0, c1, c0, 0
  219. /*
  220. * Jump to board specific initialization... The Mask ROM will have already initialized
  221. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  222. */
  223. mov ip, lr /* persevere link reg across call */
  224. bl lowlevel_init /* go setup pll,mux,memory */
  225. mov lr, ip /* restore link */
  226. mov pc, lr /* back to my caller */
  227. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  228. #ifndef CONFIG_PRELOADER
  229. /*
  230. *************************************************************************
  231. *
  232. * Interrupt handling
  233. *
  234. *************************************************************************
  235. */
  236. @
  237. @ IRQ stack frame.
  238. @
  239. #define S_FRAME_SIZE 72
  240. #define S_OLD_R0 68
  241. #define S_PSR 64
  242. #define S_PC 60
  243. #define S_LR 56
  244. #define S_SP 52
  245. #define S_IP 48
  246. #define S_FP 44
  247. #define S_R10 40
  248. #define S_R9 36
  249. #define S_R8 32
  250. #define S_R7 28
  251. #define S_R6 24
  252. #define S_R5 20
  253. #define S_R4 16
  254. #define S_R3 12
  255. #define S_R2 8
  256. #define S_R1 4
  257. #define S_R0 0
  258. #define MODE_SVC 0x13
  259. #define I_BIT 0x80
  260. /*
  261. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  262. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  263. */
  264. .macro bad_save_user_regs
  265. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  266. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  267. ldr r2, _armboot_start
  268. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  269. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  270. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  271. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  272. add r5, sp, #S_SP
  273. mov r1, lr
  274. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  275. mov r0, sp @ save current stack into r0 (param register)
  276. .endm
  277. .macro irq_save_user_regs
  278. sub sp, sp, #S_FRAME_SIZE
  279. stmia sp, {r0 - r12} @ Calling r0-r12
  280. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  281. stmdb r8, {sp, lr}^ @ Calling SP, LR
  282. str lr, [r8, #0] @ Save calling PC
  283. mrs r6, spsr
  284. str r6, [r8, #4] @ Save CPSR
  285. str r0, [r8, #8] @ Save OLD_R0
  286. mov r0, sp
  287. .endm
  288. .macro irq_restore_user_regs
  289. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  290. mov r0, r0
  291. ldr lr, [sp, #S_PC] @ Get PC
  292. add sp, sp, #S_FRAME_SIZE
  293. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  294. .endm
  295. .macro get_bad_stack
  296. ldr r13, _armboot_start @ setup our mode stack (enter in banked mode)
  297. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  298. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  299. str lr, [r13] @ save caller lr in position 0 of saved stack
  300. mrs lr, spsr @ get the spsr
  301. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  302. mov r13, #MODE_SVC @ prepare SVC-Mode
  303. @ msr spsr_c, r13
  304. msr spsr, r13 @ switch modes, make sure moves will execute
  305. mov lr, pc @ capture return pc
  306. movs pc, lr @ jump to next instruction & switch modes.
  307. .endm
  308. .macro get_bad_stack_swi
  309. sub r13, r13, #4 @ space on current stack for scratch reg.
  310. str r0, [r13] @ save R0's value.
  311. ldr r0, _armboot_start @ get data regions start
  312. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  313. sub r0, r0, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  314. str lr, [r0] @ save caller lr in position 0 of saved stack
  315. mrs r0, spsr @ get the spsr
  316. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  317. ldr r0, [r13] @ restore r0
  318. add r13, r13, #4 @ pop stack entry
  319. .endm
  320. .macro get_irq_stack @ setup IRQ stack
  321. ldr sp, IRQ_STACK_START
  322. .endm
  323. .macro get_fiq_stack @ setup FIQ stack
  324. ldr sp, FIQ_STACK_START
  325. .endm
  326. #endif /* CONFIG_PRELOADER */
  327. /*
  328. * exception handlers
  329. */
  330. #ifdef CONFIG_PRELOADER
  331. .align 5
  332. do_hang:
  333. ldr sp, _TEXT_BASE /* use 32 words about stack */
  334. bl hang /* hang and never return */
  335. #else /* !CONFIG_PRELOADER */
  336. .align 5
  337. undefined_instruction:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_undefined_instruction
  341. .align 5
  342. software_interrupt:
  343. get_bad_stack_swi
  344. bad_save_user_regs
  345. bl do_software_interrupt
  346. .align 5
  347. prefetch_abort:
  348. get_bad_stack
  349. bad_save_user_regs
  350. bl do_prefetch_abort
  351. .align 5
  352. data_abort:
  353. get_bad_stack
  354. bad_save_user_regs
  355. bl do_data_abort
  356. .align 5
  357. not_used:
  358. get_bad_stack
  359. bad_save_user_regs
  360. bl do_not_used
  361. #ifdef CONFIG_USE_IRQ
  362. .align 5
  363. irq:
  364. get_irq_stack
  365. irq_save_user_regs
  366. bl do_irq
  367. irq_restore_user_regs
  368. .align 5
  369. fiq:
  370. get_fiq_stack
  371. /* someone ought to write a more effiction fiq_save_user_regs */
  372. irq_save_user_regs
  373. bl do_fiq
  374. irq_restore_user_regs
  375. #else
  376. .align 5
  377. irq:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_irq
  381. .align 5
  382. fiq:
  383. get_bad_stack
  384. bad_save_user_regs
  385. bl do_fiq
  386. #endif
  387. .align 5
  388. .global arm1136_cache_flush
  389. arm1136_cache_flush:
  390. #if !defined(CONFIG_SYS_NO_ICACHE)
  391. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  392. #endif
  393. #if !defined(CONFIG_SYS_NO_DCACHE)
  394. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  395. #endif
  396. mov pc, lr @ back to caller
  397. #endif /* CONFIG_PRELOADER */