trats.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <power/pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <power/max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include <power/max8997_muic.h>
  41. #include "setup.h"
  42. DECLARE_GLOBAL_DATA_PTR;
  43. unsigned int board_rev;
  44. #ifdef CONFIG_REVISION_TAG
  45. u32 get_board_rev(void)
  46. {
  47. return board_rev;
  48. }
  49. #endif
  50. static void check_hw_revision(void);
  51. static int hwrevision(int rev)
  52. {
  53. return (board_rev & 0xf) == rev;
  54. }
  55. struct s3c_plat_otg_data s5pc210_otg_data;
  56. int board_init(void)
  57. {
  58. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  59. check_hw_revision();
  60. printf("HW Revision:\t0x%x\n", board_rev);
  61. return 0;
  62. }
  63. void i2c_init_board(void)
  64. {
  65. struct exynos4_gpio_part1 *gpio1 =
  66. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  67. struct exynos4_gpio_part2 *gpio2 =
  68. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  69. /* I2C_5 -> PMIC */
  70. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  71. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  72. /* I2C_9 -> FG */
  73. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  74. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  75. }
  76. static int pmic_init_max8997(void)
  77. {
  78. struct pmic *p = pmic_get("MAX8997_PMIC");
  79. int i = 0, ret = 0;
  80. u32 val;
  81. if (pmic_probe(p))
  82. return -1;
  83. /* BUCK1 VARM: 1.2V */
  84. val = (1200000 - 650000) / 25000;
  85. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1DVS1, val);
  86. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  87. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1CTRL, val);
  88. /* BUCK2 VINT: 1.1V */
  89. val = (1100000 - 650000) / 25000;
  90. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2DVS1, val);
  91. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  92. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2CTRL, val);
  93. /* BUCK3 G3D: 1.1V - OFF */
  94. ret |= pmic_reg_read(p, MAX8997_REG_BUCK3CTRL, &val);
  95. val &= ~ENBUCK;
  96. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3CTRL, val);
  97. val = (1100000 - 750000) / 50000;
  98. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3DVS, val);
  99. /* BUCK4 CAMISP: 1.2V - OFF */
  100. ret |= pmic_reg_read(p, MAX8997_REG_BUCK4CTRL, &val);
  101. val &= ~ENBUCK;
  102. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4CTRL, val);
  103. val = (1200000 - 650000) / 25000;
  104. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4DVS, val);
  105. /* BUCK5 VMEM: 1.2V */
  106. val = (1200000 - 650000) / 25000;
  107. for (i = 0; i < 8; i++)
  108. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5DVS1 + i, val);
  109. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  110. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5CTRL, val);
  111. /* BUCK6 CAM AF: 2.8V */
  112. /* No Voltage Setting Register */
  113. /* GNSLCT 3.0X */
  114. val = GNSLCT;
  115. ret |= pmic_reg_write(p, MAX8997_REG_BUCK6CTRL, val);
  116. /* BUCK7 VCC_SUB: 2.0V */
  117. val = (2000000 - 750000) / 50000;
  118. ret |= pmic_reg_write(p, MAX8997_REG_BUCK7DVS, val);
  119. /* LDO1 VADC: 3.3V */
  120. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  121. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CTRL, val);
  122. /* LDO1 Disable active discharging */
  123. ret |= pmic_reg_read(p, MAX8997_REG_LDO1CONFIG, &val);
  124. val &= ~LDO_ADE;
  125. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CONFIG, val);
  126. /* LDO2 VALIVE: 1.1V */
  127. val = max8997_reg_ldo(1100000) | EN_LDO;
  128. ret |= pmic_reg_write(p, MAX8997_REG_LDO2CTRL, val);
  129. /* LDO3 VUSB/MIPI: 1.1V */
  130. val = max8997_reg_ldo(1100000) | DIS_LDO; /* OFF */
  131. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, val);
  132. /* LDO4 VMIPI: 1.8V */
  133. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  134. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, val);
  135. /* LDO5 VHSIC: 1.2V */
  136. val = max8997_reg_ldo(1200000) | DIS_LDO; /* OFF */
  137. ret |= pmic_reg_write(p, MAX8997_REG_LDO5CTRL, val);
  138. /* LDO6 VCC_1.8V_PDA: 1.8V */
  139. val = max8997_reg_ldo(1800000) | EN_LDO;
  140. ret |= pmic_reg_write(p, MAX8997_REG_LDO6CTRL, val);
  141. /* LDO7 CAM_ISP: 1.8V */
  142. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  143. ret |= pmic_reg_write(p, MAX8997_REG_LDO7CTRL, val);
  144. /* LDO8 VDAC/VUSB: 3.3V */
  145. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  146. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, val);
  147. /* LDO9 VCC_2.8V_PDA: 2.8V */
  148. val = max8997_reg_ldo(2800000) | EN_LDO;
  149. ret |= pmic_reg_write(p, MAX8997_REG_LDO9CTRL, val);
  150. /* LDO10 VPLL: 1.1V */
  151. val = max8997_reg_ldo(1100000) | EN_LDO;
  152. ret |= pmic_reg_write(p, MAX8997_REG_LDO10CTRL, val);
  153. /* LDO11 TOUCH: 2.8V */
  154. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  155. ret |= pmic_reg_write(p, MAX8997_REG_LDO11CTRL, val);
  156. /* LDO12 VTCAM: 1.8V */
  157. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  158. ret |= pmic_reg_write(p, MAX8997_REG_LDO12CTRL, val);
  159. /* LDO13 VCC_3.0_LCD: 3.0V */
  160. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  161. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, val);
  162. /* LDO14 MOTOR: 3.0V */
  163. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  164. ret |= pmic_reg_write(p, MAX8997_REG_LDO14CTRL, val);
  165. /* LDO15 LED_A: 2.8V */
  166. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  167. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, val);
  168. /* LDO16 CAM_SENSOR: 1.8V */
  169. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  170. ret |= pmic_reg_write(p, MAX8997_REG_LDO16CTRL, val);
  171. /* LDO17 VTF: 2.8V */
  172. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  173. ret |= pmic_reg_write(p, MAX8997_REG_LDO17CTRL, val);
  174. /* LDO18 TOUCH_LED 3.3V */
  175. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  176. ret |= pmic_reg_write(p, MAX8997_REG_LDO18CTRL, val);
  177. /* LDO21 VDDQ: 1.2V */
  178. val = max8997_reg_ldo(1200000) | EN_LDO;
  179. ret |= pmic_reg_write(p, MAX8997_REG_LDO21CTRL, val);
  180. /* SAFEOUT for both 1 and 2: 4.9V, Active discharge, Enable */
  181. val = (SAFEOUT_4_90V << 0) | (SAFEOUT_4_90V << 2) |
  182. ACTDISSAFEO1 | ACTDISSAFEO2 | ENSAFEOUT1 | ENSAFEOUT2;
  183. ret |= pmic_reg_write(p, MAX8997_REG_SAFEOUTCTRL, val);
  184. if (ret) {
  185. puts("MAX8997 PMIC setting error!\n");
  186. return -1;
  187. }
  188. return 0;
  189. }
  190. int power_init_board(void)
  191. {
  192. int ret;
  193. ret = pmic_init(I2C_5);
  194. ret |= pmic_init_max8997();
  195. ret |= power_muic_init(I2C_5);
  196. if (ret)
  197. return ret;
  198. return 0;
  199. }
  200. int dram_init(void)
  201. {
  202. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  203. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  204. return 0;
  205. }
  206. void dram_init_banksize(void)
  207. {
  208. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  209. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  210. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  211. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  212. }
  213. static unsigned int get_hw_revision(void)
  214. {
  215. struct exynos4_gpio_part1 *gpio =
  216. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  217. int hwrev = 0;
  218. int i;
  219. /* hw_rev[3:0] == GPE1[3:0] */
  220. for (i = 0; i < 4; i++) {
  221. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  222. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  223. }
  224. udelay(1);
  225. for (i = 0; i < 4; i++)
  226. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  227. debug("hwrev 0x%x\n", hwrev);
  228. return hwrev;
  229. }
  230. static void check_hw_revision(void)
  231. {
  232. int hwrev;
  233. hwrev = get_hw_revision();
  234. board_rev |= hwrev;
  235. }
  236. #ifdef CONFIG_DISPLAY_BOARDINFO
  237. int checkboard(void)
  238. {
  239. puts("Board:\tTRATS\n");
  240. return 0;
  241. }
  242. #endif
  243. #ifdef CONFIG_GENERIC_MMC
  244. int board_mmc_init(bd_t *bis)
  245. {
  246. struct exynos4_gpio_part2 *gpio =
  247. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  248. int i, err;
  249. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  250. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  251. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  252. /*
  253. * eMMC GPIO:
  254. * SDR 8-bit@48MHz at MMC0
  255. * GPK0[0] SD_0_CLK(2)
  256. * GPK0[1] SD_0_CMD(2)
  257. * GPK0[2] SD_0_CDn -> Not used
  258. * GPK0[3:6] SD_0_DATA[0:3](2)
  259. * GPK1[3:6] SD_0_DATA[0:3](3)
  260. *
  261. * DDR 4-bit@26MHz at MMC4
  262. * GPK0[0] SD_4_CLK(3)
  263. * GPK0[1] SD_4_CMD(3)
  264. * GPK0[2] SD_4_CDn -> Not used
  265. * GPK0[3:6] SD_4_DATA[0:3](3)
  266. * GPK1[3:6] SD_4_DATA[4:7](4)
  267. */
  268. for (i = 0; i < 7; i++) {
  269. if (i == 2)
  270. continue;
  271. /* GPK0[0:6] special function 2 */
  272. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  273. /* GPK0[0:6] pull disable */
  274. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  275. /* GPK0[0:6] drv 4x */
  276. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  277. }
  278. for (i = 3; i < 7; i++) {
  279. /* GPK1[3:6] special function 3 */
  280. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  281. /* GPK1[3:6] pull disable */
  282. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  283. /* GPK1[3:6] drv 4x */
  284. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  285. }
  286. /*
  287. * MMC device init
  288. * mmc0 : eMMC (8-bit buswidth)
  289. * mmc2 : SD card (4-bit buswidth)
  290. */
  291. err = s5p_mmc_init(0, 8);
  292. /* T-flash detect */
  293. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  294. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  295. /*
  296. * Check the T-flash detect pin
  297. * GPX3[4] T-flash detect pin
  298. */
  299. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  300. /*
  301. * SD card GPIO:
  302. * GPK2[0] SD_2_CLK(2)
  303. * GPK2[1] SD_2_CMD(2)
  304. * GPK2[2] SD_2_CDn -> Not used
  305. * GPK2[3:6] SD_2_DATA[0:3](2)
  306. */
  307. for (i = 0; i < 7; i++) {
  308. if (i == 2)
  309. continue;
  310. /* GPK2[0:6] special function 2 */
  311. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  312. /* GPK2[0:6] pull disable */
  313. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  314. /* GPK2[0:6] drv 4x */
  315. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  316. }
  317. err = s5p_mmc_init(2, 4);
  318. }
  319. return err;
  320. }
  321. #endif
  322. #ifdef CONFIG_USB_GADGET
  323. static int s5pc210_phy_control(int on)
  324. {
  325. int ret = 0;
  326. u32 val = 0;
  327. struct pmic *p = pmic_get("MAX8997_PMIC");
  328. if (!p)
  329. return -ENODEV;
  330. if (pmic_probe(p))
  331. return -1;
  332. if (on) {
  333. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  334. ENSAFEOUT1, LDO_ON);
  335. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  336. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  337. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  338. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  339. } else {
  340. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  341. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  342. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  343. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  344. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  345. ENSAFEOUT1, LDO_OFF);
  346. }
  347. if (ret) {
  348. puts("MAX8997 LDO setting error!\n");
  349. return -1;
  350. }
  351. return 0;
  352. }
  353. struct s3c_plat_otg_data s5pc210_otg_data = {
  354. .phy_control = s5pc210_phy_control,
  355. .regs_phy = EXYNOS4_USBPHY_BASE,
  356. .regs_otg = EXYNOS4_USBOTG_BASE,
  357. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  358. .usb_flags = PHY0_SLEEP,
  359. };
  360. void board_usb_init(void)
  361. {
  362. debug("USB_udc_probe\n");
  363. s3c_udc_probe(&s5pc210_otg_data);
  364. }
  365. #endif
  366. static void pmic_reset(void)
  367. {
  368. struct exynos4_gpio_part2 *gpio =
  369. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  370. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  371. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  372. }
  373. static void board_clock_init(void)
  374. {
  375. struct exynos4_clock *clk =
  376. (struct exynos4_clock *)samsung_get_base_clock();
  377. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  378. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  379. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  380. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  381. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  382. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  383. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  384. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  385. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  386. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  387. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  388. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  389. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  390. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  391. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  392. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  393. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  394. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  395. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  396. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  397. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  398. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  399. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  400. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  401. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  402. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  403. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  404. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  405. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  406. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  407. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  408. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  409. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  410. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  411. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  412. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  413. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  414. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  415. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  416. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  417. }
  418. static void board_power_init(void)
  419. {
  420. struct exynos4_power *pwr =
  421. (struct exynos4_power *)samsung_get_base_power();
  422. /* PS HOLD */
  423. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  424. /* Set power down */
  425. writel(0, (unsigned int)&pwr->cam_configuration);
  426. writel(0, (unsigned int)&pwr->tv_configuration);
  427. writel(0, (unsigned int)&pwr->mfc_configuration);
  428. writel(0, (unsigned int)&pwr->g3d_configuration);
  429. writel(0, (unsigned int)&pwr->lcd1_configuration);
  430. writel(0, (unsigned int)&pwr->gps_configuration);
  431. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  432. }
  433. static void board_uart_init(void)
  434. {
  435. struct exynos4_gpio_part1 *gpio1 =
  436. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  437. struct exynos4_gpio_part2 *gpio2 =
  438. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  439. int i;
  440. /*
  441. * UART2 GPIOs
  442. * GPA1CON[0] = UART_2_RXD(2)
  443. * GPA1CON[1] = UART_2_TXD(2)
  444. * GPA1CON[2] = I2C_3_SDA (3)
  445. * GPA1CON[3] = I2C_3_SCL (3)
  446. */
  447. for (i = 0; i < 4; i++) {
  448. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  449. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  450. }
  451. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  452. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  453. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  454. }
  455. int board_early_init_f(void)
  456. {
  457. wdt_stop();
  458. pmic_reset();
  459. board_clock_init();
  460. board_uart_init();
  461. board_power_init();
  462. return 0;
  463. }
  464. static void lcd_reset(void)
  465. {
  466. struct exynos4_gpio_part2 *gpio2 =
  467. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  468. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  469. udelay(10000);
  470. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  471. udelay(10000);
  472. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  473. }
  474. static int lcd_power(void)
  475. {
  476. int ret = 0;
  477. struct pmic *p = pmic_get("MAX8997_PMIC");
  478. if (!p)
  479. return -ENODEV;
  480. if (pmic_probe(p))
  481. return 0;
  482. /* LDO15 voltage: 2.2v */
  483. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  484. /* LDO13 voltage: 3.0v */
  485. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  486. if (ret) {
  487. puts("MAX8997 LDO setting error!\n");
  488. return -1;
  489. }
  490. return 0;
  491. }
  492. static struct mipi_dsim_config dsim_config = {
  493. .e_interface = DSIM_VIDEO,
  494. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  495. .e_pixel_format = DSIM_24BPP_888,
  496. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  497. .e_no_data_lane = DSIM_DATA_LANE_4,
  498. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  499. .hfp = 1,
  500. .p = 3,
  501. .m = 120,
  502. .s = 1,
  503. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  504. .pll_stable_time = 500,
  505. /* escape clk : 10MHz */
  506. .esc_clk = 20 * 1000000,
  507. /* stop state holding counter after bta change count 0 ~ 0xfff */
  508. .stop_holding_cnt = 0x7ff,
  509. /* bta timeout 0 ~ 0xff */
  510. .bta_timeout = 0xff,
  511. /* lp rx timeout 0 ~ 0xffff */
  512. .rx_timeout = 0xffff,
  513. };
  514. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  515. .lcd_panel_info = NULL,
  516. .dsim_config = &dsim_config,
  517. };
  518. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  519. .name = "s6e8ax0",
  520. .id = -1,
  521. .bus_id = 0,
  522. .platform_data = (void *)&s6e8ax0_platform_data,
  523. };
  524. static int mipi_power(void)
  525. {
  526. int ret = 0;
  527. struct pmic *p = pmic_get("MAX8997_PMIC");
  528. if (!p)
  529. return -ENODEV;
  530. if (pmic_probe(p))
  531. return 0;
  532. /* LDO3 voltage: 1.1v */
  533. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  534. /* LDO4 voltage: 1.8v */
  535. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  536. if (ret) {
  537. puts("MAX8997 LDO setting error!\n");
  538. return -1;
  539. }
  540. return 0;
  541. }
  542. vidinfo_t panel_info = {
  543. .vl_freq = 60,
  544. .vl_col = 720,
  545. .vl_row = 1280,
  546. .vl_width = 720,
  547. .vl_height = 1280,
  548. .vl_clkp = CONFIG_SYS_HIGH,
  549. .vl_hsp = CONFIG_SYS_LOW,
  550. .vl_vsp = CONFIG_SYS_LOW,
  551. .vl_dp = CONFIG_SYS_LOW,
  552. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  553. /* s6e8ax0 Panel infomation */
  554. .vl_hspw = 5,
  555. .vl_hbpd = 10,
  556. .vl_hfpd = 10,
  557. .vl_vspw = 2,
  558. .vl_vbpd = 1,
  559. .vl_vfpd = 13,
  560. .vl_cmd_allow_len = 0xf,
  561. .win_id = 3,
  562. .cfg_gpio = NULL,
  563. .backlight_on = NULL,
  564. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  565. .reset_lcd = lcd_reset,
  566. .dual_lcd_enabled = 0,
  567. .init_delay = 0,
  568. .power_on_delay = 0,
  569. .reset_delay = 0,
  570. .interface_mode = FIMD_RGB_INTERFACE,
  571. .mipi_enabled = 1,
  572. };
  573. void init_panel_info(vidinfo_t *vid)
  574. {
  575. vid->logo_on = 1,
  576. vid->resolution = HD_RESOLUTION,
  577. vid->rgb_mode = MODE_RGB_P,
  578. #ifdef CONFIG_TIZEN
  579. get_tizen_logo_info(vid);
  580. #endif
  581. if (hwrevision(2))
  582. mipi_lcd_device.reverse_panel = 1;
  583. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  584. s6e8ax0_platform_data.lcd_power = lcd_power;
  585. s6e8ax0_platform_data.mipi_power = mipi_power;
  586. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  587. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  588. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  589. s6e8ax0_init();
  590. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  591. setenv("lcdinfo", "lcd=s6e8ax0");
  592. }