vme8349.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * esd vme8349 U-Boot configuration file
  3. * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
  4. *
  5. * (C) Copyright 2006-2010
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * reinhard.arlt@esd-electronics.de
  9. * Based on the MPC8349EMDS config.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * vme8349 board configuration file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * Top level Makefile configuration choices
  36. */
  37. #ifdef CONFIG_CADDY2
  38. #define VME_CADDY2
  39. #endif
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  45. #define CONFIG_MPC834x 1 /* MPC834x family */
  46. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  47. #define CONFIG_VME8349 1 /* ESD VME8349 board specific */
  48. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_PCI
  51. /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
  52. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  53. #define CONFIG_PCI_66M
  54. #ifdef CONFIG_PCI_66M
  55. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  56. #else
  57. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  58. #endif
  59. #ifndef CONFIG_SYS_CLK_FREQ
  60. #ifdef CONFIG_PCI_66M
  61. #define CONFIG_SYS_CLK_FREQ 66000000
  62. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  63. #else
  64. #define CONFIG_SYS_CLK_FREQ 33000000
  65. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  66. #endif
  67. #endif
  68. #define CONFIG_SYS_IMMR 0xE0000000
  69. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  70. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  71. #define CONFIG_SYS_MEMTEST_END 0x00100000
  72. /*
  73. * DDR Setup
  74. */
  75. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  76. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  77. #define CONFIG_SPD_EEPROM
  78. #define SPD_EEPROM_ADDRESS 0x54
  79. #define CONFIG_SYS_READ_SPD vme8349_read_spd
  80. #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
  81. /*
  82. * 32-bit data path mode.
  83. *
  84. * Please note that using this mode for devices with the real density of 64-bit
  85. * effectively reduces the amount of available memory due to the effect of
  86. * wrapping around while translating address to row/columns, for example in the
  87. * 256MB module the upper 128MB get aliased with contents of the lower
  88. * 128MB); normally this define should be used for devices with real 32-bit
  89. * data path.
  90. */
  91. #undef CONFIG_DDR_32BIT
  92. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
  93. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  94. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  95. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
  96. | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  97. #define CONFIG_DDR_2T_TIMING
  98. #define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
  99. | DDRCDR_ODT \
  100. | DDRCDR_Q_DRN)
  101. /* 0x80080001 */
  102. /*
  103. * FLASH on the Local Bus
  104. */
  105. #define CONFIG_SYS_FLASH_CFI
  106. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  107. #ifdef VME_CADDY2
  108. #define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
  109. #define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
  110. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  111. BR_PS_16 | /* 16bit */ \
  112. BR_MS_GPCM | /* MSEL = GPCM */ \
  113. BR_V) /* valid */
  114. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  115. | OR_GPCM_XAM \
  116. | OR_GPCM_CSNT \
  117. | OR_GPCM_ACS_DIV2 \
  118. | OR_GPCM_XACS \
  119. | OR_GPCM_SCY_15 \
  120. | OR_GPCM_TRLX_SET \
  121. | OR_GPCM_EHTR_SET \
  122. | OR_GPCM_EAD)
  123. /* 0xffc06ff7 */
  124. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  125. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_4MB)
  126. #else
  127. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
  128. #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
  129. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  130. BR_PS_16 | /* 16bit */ \
  131. BR_MS_GPCM | /* MSEL = GPCM */ \
  132. BR_V) /* valid */
  133. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  134. | OR_GPCM_XAM \
  135. | OR_GPCM_CSNT \
  136. | OR_GPCM_ACS_DIV2 \
  137. | OR_GPCM_XACS \
  138. | OR_GPCM_SCY_15 \
  139. | OR_GPCM_TRLX_SET \
  140. | OR_GPCM_EHTR_SET \
  141. | OR_GPCM_EAD)
  142. /* 0xf8006ff7 */
  143. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  144. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
  145. #endif
  146. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
  147. #define CONFIG_SYS_WINDOW1_BASE 0xf0000000
  148. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \
  149. | BR_PS_32 \
  150. | BR_MS_GPCM \
  151. | BR_V)
  152. /* 0xF0001801 */
  153. #define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \
  154. | OR_GPCM_SETA)
  155. /* 0xfffc0208 */
  156. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE
  157. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB)
  158. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  159. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
  160. #undef CONFIG_SYS_FLASH_CHECKSUM
  161. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
  162. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
  163. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  164. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  165. #define CONFIG_SYS_RAMBOOT
  166. #else
  167. #undef CONFIG_SYS_RAMBOOT
  168. #endif
  169. #define CONFIG_SYS_INIT_RAM_LOCK 1
  170. #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
  171. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
  172. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  173. GENERATED_GBL_DATA_SIZE)
  174. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  175. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
  176. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Malloc size */
  177. /*
  178. * Local Bus LCRR and LBCR regs
  179. * LCRR: no DLL bypass, Clock divider is 4
  180. * External Local Bus rate is
  181. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  182. */
  183. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  184. #define CONFIG_SYS_LBC_LBCR 0x00000000
  185. #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
  186. /*
  187. * Serial Port
  188. */
  189. #define CONFIG_CONS_INDEX 1
  190. #define CONFIG_SYS_NS16550
  191. #define CONFIG_SYS_NS16550_SERIAL
  192. #define CONFIG_SYS_NS16550_REG_SIZE 1
  193. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  194. #define CONFIG_SYS_BAUDRATE_TABLE \
  195. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  196. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  197. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  198. #define CONFIG_CMDLINE_EDITING /* add command line history */
  199. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  200. /* Use the HUSH parser */
  201. #define CONFIG_SYS_HUSH_PARSER
  202. #ifdef CONFIG_SYS_HUSH_PARSER
  203. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  204. #endif
  205. /* pass open firmware flat tree */
  206. #define CONFIG_OF_LIBFDT
  207. #define CONFIG_OF_BOARD_SETUP
  208. #define CONFIG_OF_STDOUT_VIA_ALIAS
  209. /* I2C */
  210. #define CONFIG_I2C_MULTI_BUS
  211. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  212. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  213. #define CONFIG_FSL_I2C
  214. #define CONFIG_I2C_CMD_TREE
  215. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  216. #define CONFIG_SYS_I2C_SLAVE 0x7F
  217. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
  218. #define CONFIG_SYS_I2C1_OFFSET 0x3000
  219. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  220. #define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
  221. /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
  222. #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
  223. /* TSEC */
  224. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  225. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  226. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  227. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  228. /*
  229. * General PCI
  230. * Addresses are mapped 1-1.
  231. */
  232. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  233. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  234. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  235. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  236. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  237. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  238. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  239. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  240. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  241. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  242. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  243. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  244. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  245. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  246. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  247. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  248. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  249. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  250. #if defined(CONFIG_PCI)
  251. #define PCI_64BIT
  252. #define PCI_ONE_PCI1
  253. #if defined(PCI_64BIT)
  254. #undef PCI_ALL_PCI1
  255. #undef PCI_TWO_PCI1
  256. #undef PCI_ONE_PCI1
  257. #endif
  258. #ifndef VME_CADDY2
  259. #endif
  260. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  261. #undef CONFIG_EEPRO100
  262. #undef CONFIG_TULIP
  263. #if !defined(CONFIG_PCI_PNP)
  264. #define PCI_ENET0_IOADDR 0xFIXME
  265. #define PCI_ENET0_MEMADDR 0xFIXME
  266. #define PCI_IDSEL_NUMBER 0xFIXME
  267. #endif
  268. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  269. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  270. #endif /* CONFIG_PCI */
  271. /*
  272. * TSEC configuration
  273. */
  274. #ifdef VME_CADDY2
  275. #define CONFIG_E1000
  276. #else
  277. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  278. #endif
  279. #if defined(CONFIG_TSEC_ENET)
  280. #define CONFIG_GMII /* MII PHY management */
  281. #define CONFIG_TSEC1
  282. #define CONFIG_TSEC1_NAME "TSEC0"
  283. #define CONFIG_TSEC2
  284. #define CONFIG_TSEC2_NAME "TSEC1"
  285. #define CONFIG_PHY_M88E1111
  286. #define TSEC1_PHY_ADDR 0x08
  287. #define TSEC2_PHY_ADDR 0x10
  288. #define TSEC1_PHYIDX 0
  289. #define TSEC2_PHYIDX 0
  290. #define TSEC1_FLAGS TSEC_GIGABIT
  291. #define TSEC2_FLAGS TSEC_GIGABIT
  292. /* Options are: TSEC[0-1] */
  293. #define CONFIG_ETHPRIME "TSEC0"
  294. #endif /* CONFIG_TSEC_ENET */
  295. /*
  296. * Environment
  297. */
  298. #ifndef CONFIG_SYS_RAMBOOT
  299. #define CONFIG_ENV_IS_IN_FLASH
  300. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
  301. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  302. #define CONFIG_ENV_SIZE 0x2000
  303. /* Address and size of Redundant Environment Sector */
  304. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  305. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  306. #else
  307. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  308. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  309. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  310. #define CONFIG_ENV_SIZE 0x2000
  311. #endif
  312. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  313. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  314. /*
  315. * BOOTP options
  316. */
  317. #define CONFIG_BOOTP_BOOTFILESIZE
  318. #define CONFIG_BOOTP_BOOTPATH
  319. #define CONFIG_BOOTP_GATEWAY
  320. #define CONFIG_BOOTP_HOSTNAME
  321. /*
  322. * Command line configuration.
  323. */
  324. #include <config_cmd_default.h>
  325. #define CONFIG_CMD_I2C
  326. #define CONFIG_CMD_MII
  327. #define CONFIG_CMD_PING
  328. #define CONFIG_CMD_DATE
  329. #define CONFIG_SYS_RTC_BUS_NUM 0x01
  330. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  331. #define CONFIG_RTC_RX8025
  332. #define CONFIG_CMD_TSI148
  333. #if defined(CONFIG_PCI)
  334. #define CONFIG_CMD_PCI
  335. #endif
  336. #if defined(CONFIG_SYS_RAMBOOT)
  337. #undef CONFIG_CMD_ENV
  338. #undef CONFIG_CMD_LOADS
  339. #endif
  340. #define CONFIG_CMD_ELF
  341. /* Pass Ethernet MAC to VxWorks */
  342. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
  343. #undef CONFIG_WATCHDOG /* watchdog disabled */
  344. /*
  345. * Miscellaneous configurable options
  346. */
  347. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  348. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  349. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  350. #if defined(CONFIG_CMD_KGDB)
  351. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  352. #else
  353. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  354. #endif
  355. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  356. #define CONFIG_SYS_MAXARGS 16 /* max num of command args */
  357. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
  358. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  359. /*
  360. * For booting Linux, the board info and command line data
  361. * have to be in the first 256 MB of memory, since this is
  362. * the maximum mapped by the Linux kernel during initialization.
  363. */
  364. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
  365. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  366. #define CONFIG_SYS_HRCW_LOW (\
  367. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  368. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  369. HRCWL_CSB_TO_CLKIN |\
  370. HRCWL_VCO_1X2 |\
  371. HRCWL_CORE_TO_CSB_2X1)
  372. #if defined(PCI_64BIT)
  373. #define CONFIG_SYS_HRCW_HIGH (\
  374. HRCWH_PCI_HOST |\
  375. HRCWH_64_BIT_PCI |\
  376. HRCWH_PCI1_ARBITER_ENABLE |\
  377. HRCWH_PCI2_ARBITER_DISABLE |\
  378. HRCWH_CORE_ENABLE |\
  379. HRCWH_FROM_0X00000100 |\
  380. HRCWH_BOOTSEQ_DISABLE |\
  381. HRCWH_SW_WATCHDOG_DISABLE |\
  382. HRCWH_ROM_LOC_LOCAL_16BIT |\
  383. HRCWH_TSEC1M_IN_GMII |\
  384. HRCWH_TSEC2M_IN_GMII)
  385. #else
  386. #define CONFIG_SYS_HRCW_HIGH (\
  387. HRCWH_PCI_HOST |\
  388. HRCWH_32_BIT_PCI |\
  389. HRCWH_PCI1_ARBITER_ENABLE |\
  390. HRCWH_PCI2_ARBITER_ENABLE |\
  391. HRCWH_CORE_ENABLE |\
  392. HRCWH_FROM_0X00000100 |\
  393. HRCWH_BOOTSEQ_DISABLE |\
  394. HRCWH_SW_WATCHDOG_DISABLE |\
  395. HRCWH_ROM_LOC_LOCAL_16BIT |\
  396. HRCWH_TSEC1M_IN_GMII |\
  397. HRCWH_TSEC2M_IN_GMII)
  398. #endif
  399. /* System IO Config */
  400. #define CONFIG_SYS_SICRH 0
  401. #define CONFIG_SYS_SICRL SICRL_LDP_A
  402. #define CONFIG_SYS_HID0_INIT 0x000000000
  403. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  404. HID0_ENABLE_INSTRUCTION_CACHE)
  405. #define CONFIG_SYS_HID2 HID2_HBE
  406. #define CONFIG_SYS_GPIO1_PRELIM
  407. #define CONFIG_SYS_GPIO1_DIR 0x00100000
  408. #define CONFIG_SYS_GPIO1_DAT 0x00100000
  409. #define CONFIG_SYS_GPIO2_PRELIM
  410. #define CONFIG_SYS_GPIO2_DIR 0x78900000
  411. #define CONFIG_SYS_GPIO2_DAT 0x70100000
  412. #define CONFIG_HIGH_BATS /* High BATs supported */
  413. /* DDR @ 0x00000000 */
  414. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  415. BATL_MEMCOHERENCE)
  416. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
  417. BATU_VS | BATU_VP)
  418. /* PCI @ 0x80000000 */
  419. #ifdef CONFIG_PCI
  420. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
  421. BATL_MEMCOHERENCE)
  422. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
  423. BATU_VS | BATU_VP)
  424. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
  425. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  426. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
  427. BATU_VS | BATU_VP)
  428. #else
  429. #define CONFIG_SYS_IBAT1L (0)
  430. #define CONFIG_SYS_IBAT1U (0)
  431. #define CONFIG_SYS_IBAT2L (0)
  432. #define CONFIG_SYS_IBAT2U (0)
  433. #endif
  434. #ifdef CONFIG_MPC83XX_PCI2
  435. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
  436. BATL_MEMCOHERENCE)
  437. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
  438. BATU_VS | BATU_VP)
  439. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
  440. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  441. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
  442. BATU_VS | BATU_VP)
  443. #else
  444. #define CONFIG_SYS_IBAT3L (0)
  445. #define CONFIG_SYS_IBAT3U (0)
  446. #define CONFIG_SYS_IBAT4L (0)
  447. #define CONFIG_SYS_IBAT4U (0)
  448. #endif
  449. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  450. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  451. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  452. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
  453. BATU_VS | BATU_VP)
  454. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
  455. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  456. #if (CONFIG_SYS_DDR_SIZE == 512)
  457. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  458. BATL_PP_RW | BATL_MEMCOHERENCE)
  459. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  460. BATU_BL_256M | BATU_VS | BATU_VP)
  461. #else
  462. #define CONFIG_SYS_IBAT7L (0)
  463. #define CONFIG_SYS_IBAT7U (0)
  464. #endif
  465. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  466. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  467. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  468. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  469. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  470. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  471. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  472. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  473. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  474. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  475. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  476. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  477. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  478. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  479. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  480. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  481. #if defined(CONFIG_CMD_KGDB)
  482. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  483. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  484. #endif
  485. /*
  486. * Environment Configuration
  487. */
  488. #define CONFIG_ENV_OVERWRITE
  489. #if defined(CONFIG_TSEC_ENET)
  490. #define CONFIG_HAS_ETH0
  491. #define CONFIG_HAS_ETH1
  492. #endif
  493. #define CONFIG_HOSTNAME VME8349
  494. #define CONFIG_ROOTPATH "/tftpboot/rootfs"
  495. #define CONFIG_BOOTFILE "uImage"
  496. #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
  497. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  498. #undef CONFIG_BOOTARGS /* boot command will set bootargs */
  499. #define CONFIG_BAUDRATE 9600
  500. #define CONFIG_EXTRA_ENV_SETTINGS \
  501. "netdev=eth0\0" \
  502. "hostname=vme8349\0" \
  503. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  504. "nfsroot=${serverip}:${rootpath}\0" \
  505. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  506. "addip=setenv bootargs ${bootargs} " \
  507. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  508. ":${hostname}:${netdev}:off panic=1\0" \
  509. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  510. "flash_nfs=run nfsargs addip addtty;" \
  511. "bootm ${kernel_addr}\0" \
  512. "flash_self=run ramargs addip addtty;" \
  513. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  514. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  515. "bootm\0" \
  516. "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
  517. "update=protect off fff00000 fff3ffff; " \
  518. "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
  519. "upd=run load update\0" \
  520. "fdtaddr=780000\0" \
  521. "fdtfile=vme8349.dtb\0" \
  522. ""
  523. #define CONFIG_NFSBOOTCOMMAND \
  524. "setenv bootargs root=/dev/nfs rw " \
  525. "nfsroot=$serverip:$rootpath " \
  526. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  527. "$netdev:off " \
  528. "console=$consoledev,$baudrate $othbootargs;" \
  529. "tftp $loadaddr $bootfile;" \
  530. "tftp $fdtaddr $fdtfile;" \
  531. "bootm $loadaddr - $fdtaddr"
  532. #define CONFIG_RAMBOOTCOMMAND \
  533. "setenv bootargs root=/dev/ram rw " \
  534. "console=$consoledev,$baudrate $othbootargs;" \
  535. "tftp $ramdiskaddr $ramdiskfile;" \
  536. "tftp $loadaddr $bootfile;" \
  537. "tftp $fdtaddr $fdtfile;" \
  538. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  539. #define CONFIG_BOOTCOMMAND "run flash_self"
  540. #ifndef __ASSEMBLY__
  541. int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
  542. unsigned char *buffer, int len);
  543. #endif
  544. #endif /* __CONFIG_H */