MPC837XEMDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_E300 1 /* E300 family */
  26. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  27. #define CONFIG_MPC837x 1 /* MPC837x CPU specific */
  28. #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
  29. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  30. /*
  31. * System Clock Setup
  32. */
  33. #ifdef CONFIG_PCISLAVE
  34. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  35. #else
  36. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  37. #endif
  38. #ifndef CONFIG_SYS_CLK_FREQ
  39. #define CONFIG_SYS_CLK_FREQ 66000000
  40. #endif
  41. /*
  42. * Hardware Reset Configuration Word
  43. * if CLKIN is 66MHz, then
  44. * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
  45. */
  46. #define CONFIG_SYS_HRCW_LOW (\
  47. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  48. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  49. HRCWL_SVCOD_DIV_2 |\
  50. HRCWL_CSB_TO_CLKIN_6X1 |\
  51. HRCWL_CORE_TO_CSB_1_5X1)
  52. #ifdef CONFIG_PCISLAVE
  53. #define CONFIG_SYS_HRCW_HIGH (\
  54. HRCWH_PCI_AGENT |\
  55. HRCWH_PCI1_ARBITER_DISABLE |\
  56. HRCWH_CORE_ENABLE |\
  57. HRCWH_FROM_0XFFF00100 |\
  58. HRCWH_BOOTSEQ_DISABLE |\
  59. HRCWH_SW_WATCHDOG_DISABLE |\
  60. HRCWH_ROM_LOC_LOCAL_16BIT |\
  61. HRCWH_RL_EXT_LEGACY |\
  62. HRCWH_TSEC1M_IN_RGMII |\
  63. HRCWH_TSEC2M_IN_RGMII |\
  64. HRCWH_BIG_ENDIAN |\
  65. HRCWH_LDP_CLEAR)
  66. #else
  67. #define CONFIG_SYS_HRCW_HIGH (\
  68. HRCWH_PCI_HOST |\
  69. HRCWH_PCI1_ARBITER_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT |\
  75. HRCWH_RL_EXT_LEGACY |\
  76. HRCWH_TSEC1M_IN_RGMII |\
  77. HRCWH_TSEC2M_IN_RGMII |\
  78. HRCWH_BIG_ENDIAN |\
  79. HRCWH_LDP_CLEAR)
  80. #endif
  81. /* Arbiter Configuration Register */
  82. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  83. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  84. /* System Priority Control Register */
  85. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
  86. /*
  87. * IP blocks clock configuration
  88. */
  89. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
  90. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
  91. #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
  92. /*
  93. * System IO Config
  94. */
  95. #define CONFIG_SYS_SICRH 0x00000000
  96. #define CONFIG_SYS_SICRL 0x00000000
  97. /*
  98. * Output Buffer Impedance
  99. */
  100. #define CONFIG_SYS_OBIR 0x31100000
  101. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  102. #define CONFIG_BOARD_EARLY_INIT_R
  103. #define CONFIG_HWCONFIG
  104. /*
  105. * IMMR new address
  106. */
  107. #define CONFIG_SYS_IMMR 0xE0000000
  108. /*
  109. * DDR Setup
  110. */
  111. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  112. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  113. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  114. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  115. #define CONFIG_SYS_83XX_DDR_USES_CS0
  116. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
  117. | DDRCDR_ODT \
  118. | DDRCDR_Q_DRN)
  119. /* 0x80080001 */ /* ODT 150ohm on SoC */
  120. #undef CONFIG_DDR_ECC /* support DDR ECC function */
  121. #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  122. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  123. #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
  124. #if defined(CONFIG_SPD_EEPROM)
  125. #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
  126. #else
  127. /*
  128. * Manually set up DDR parameters
  129. * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
  130. * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
  131. */
  132. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  133. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
  134. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  135. | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
  136. | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
  137. | CSCONFIG_ROW_BIT_14 \
  138. | CSCONFIG_COL_BIT_10)
  139. /* 0x80010202 */
  140. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  141. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  142. | (0 << TIMING_CFG0_WRT_SHIFT) \
  143. | (0 << TIMING_CFG0_RRT_SHIFT) \
  144. | (0 << TIMING_CFG0_WWT_SHIFT) \
  145. | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  146. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  147. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  148. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  149. /* 0x00620802 */
  150. #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
  151. | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  152. | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
  153. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  154. | (13 << TIMING_CFG1_REFREC_SHIFT) \
  155. | (3 << TIMING_CFG1_WRREC_SHIFT) \
  156. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  157. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  158. /* 0x3935d322 */
  159. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  160. | (6 << TIMING_CFG2_CPO_SHIFT) \
  161. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  162. | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  163. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  164. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  165. | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
  166. /* 0x131088c8 */
  167. #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
  168. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  169. /* 0x03E00100 */
  170. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  171. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
  172. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  173. | (0x1432 << SDRAM_MODE_SD_SHIFT))
  174. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  175. #define CONFIG_SYS_DDR_MODE2 0x00000000
  176. #endif
  177. /*
  178. * Memory test
  179. */
  180. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  181. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  182. #define CONFIG_SYS_MEMTEST_END 0x00140000
  183. /*
  184. * The reserved memory
  185. */
  186. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  187. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  188. #define CONFIG_SYS_RAMBOOT
  189. #else
  190. #undef CONFIG_SYS_RAMBOOT
  191. #endif
  192. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  193. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  194. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  195. /*
  196. * Initial RAM Base Address Setup
  197. */
  198. #define CONFIG_SYS_INIT_RAM_LOCK 1
  199. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  200. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  201. #define CONFIG_SYS_GBL_DATA_OFFSET \
  202. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  203. /*
  204. * Local Bus Configuration & Clock Setup
  205. */
  206. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  207. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  208. #define CONFIG_SYS_LBC_LBCR 0x00000000
  209. #define CONFIG_FSL_ELBC 1
  210. /*
  211. * FLASH on the Local Bus
  212. */
  213. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  214. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  215. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  216. #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
  217. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  218. /* Window base at flash base */
  219. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  220. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
  221. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  222. | BR_PS_16 /* 16 bit port */ \
  223. | BR_MS_GPCM /* MSEL = GPCM */ \
  224. | BR_V) /* valid */
  225. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  226. | OR_UPM_XAM \
  227. | OR_GPCM_CSNT \
  228. | OR_GPCM_ACS_DIV2 \
  229. | OR_GPCM_XACS \
  230. | OR_GPCM_SCY_15 \
  231. | OR_GPCM_TRLX_SET \
  232. | OR_GPCM_EHTR_SET \
  233. | OR_GPCM_EAD)
  234. /* 0xFE000FF7 */
  235. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  236. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  237. #undef CONFIG_SYS_FLASH_CHECKSUM
  238. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  239. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  240. /*
  241. * BCSR on the Local Bus
  242. */
  243. #define CONFIG_SYS_BCSR 0xF8000000
  244. /* Access window base at BCSR base */
  245. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
  246. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  247. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
  248. | BR_PS_8 \
  249. | BR_MS_GPCM \
  250. | BR_V)
  251. /* 0xF8000801 */
  252. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
  253. | OR_GPCM_XAM \
  254. | OR_GPCM_CSNT \
  255. | OR_GPCM_XACS \
  256. | OR_GPCM_SCY_15 \
  257. | OR_GPCM_TRLX_SET \
  258. | OR_GPCM_EHTR_SET \
  259. | OR_GPCM_EAD)
  260. /* 0xFFFFE9F7 */
  261. /*
  262. * NAND Flash on the Local Bus
  263. */
  264. #define CONFIG_CMD_NAND 1
  265. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  266. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  267. #define CONFIG_NAND_FSL_ELBC 1
  268. #define CONFIG_SYS_NAND_BASE 0xE0600000
  269. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
  270. | BR_DECC_CHK_GEN /* Use HW ECC */ \
  271. | BR_PS_8 /* 8 bit port */ \
  272. | BR_MS_FCM /* MSEL = FCM */ \
  273. | BR_V) /* valid */
  274. #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
  275. | OR_FCM_BCTLD \
  276. | OR_FCM_CST \
  277. | OR_FCM_CHT \
  278. | OR_FCM_SCY_1 \
  279. | OR_FCM_RST \
  280. | OR_FCM_TRLX \
  281. | OR_FCM_EHTR)
  282. /* 0xFFFF919E */
  283. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
  284. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  285. /*
  286. * Serial Port
  287. */
  288. #define CONFIG_CONS_INDEX 1
  289. #define CONFIG_SYS_NS16550
  290. #define CONFIG_SYS_NS16550_SERIAL
  291. #define CONFIG_SYS_NS16550_REG_SIZE 1
  292. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  293. #define CONFIG_SYS_BAUDRATE_TABLE \
  294. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  295. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  296. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  297. /* Use the HUSH parser */
  298. #define CONFIG_SYS_HUSH_PARSER
  299. #ifdef CONFIG_SYS_HUSH_PARSER
  300. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  301. #endif
  302. /* Pass open firmware flat tree */
  303. #define CONFIG_OF_LIBFDT 1
  304. #define CONFIG_OF_BOARD_SETUP 1
  305. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  306. /* I2C */
  307. #define CONFIG_HARD_I2C /* I2C with hardware support */
  308. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  309. #define CONFIG_FSL_I2C
  310. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  311. #define CONFIG_SYS_I2C_SLAVE 0x7F
  312. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  313. #define CONFIG_SYS_I2C_OFFSET 0x3000
  314. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  315. /*
  316. * Config on-board RTC
  317. */
  318. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  319. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  320. /*
  321. * General PCI
  322. * Addresses are mapped 1-1.
  323. */
  324. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  325. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  326. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  327. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  328. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  329. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  330. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  331. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  332. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  333. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  334. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  335. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  336. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  337. #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
  338. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
  339. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
  340. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
  341. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  342. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  343. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
  344. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  345. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  346. #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
  347. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
  348. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
  349. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
  350. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  351. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  352. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
  353. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  354. #ifdef CONFIG_PCI
  355. #ifndef __ASSEMBLY__
  356. extern int board_pci_host_broken(void);
  357. #endif
  358. #define CONFIG_PCIE
  359. #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
  360. #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
  361. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  362. #undef CONFIG_EEPRO100
  363. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  364. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  365. #endif /* CONFIG_PCI */
  366. /*
  367. * TSEC
  368. */
  369. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  370. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  371. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  372. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  373. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  374. /*
  375. * TSEC ethernet configuration
  376. */
  377. #define CONFIG_MII 1 /* MII PHY management */
  378. #define CONFIG_TSEC1 1
  379. #define CONFIG_TSEC1_NAME "eTSEC0"
  380. #define CONFIG_TSEC2 1
  381. #define CONFIG_TSEC2_NAME "eTSEC1"
  382. #define TSEC1_PHY_ADDR 2
  383. #define TSEC2_PHY_ADDR 3
  384. #define TSEC1_PHY_ADDR_SGMII 8
  385. #define TSEC2_PHY_ADDR_SGMII 4
  386. #define TSEC1_PHYIDX 0
  387. #define TSEC2_PHYIDX 0
  388. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  389. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  390. /* Options are: TSEC[0-1] */
  391. #define CONFIG_ETHPRIME "eTSEC1"
  392. /* SERDES */
  393. #define CONFIG_FSL_SERDES
  394. #define CONFIG_FSL_SERDES1 0xe3000
  395. #define CONFIG_FSL_SERDES2 0xe3100
  396. /*
  397. * SATA
  398. */
  399. #define CONFIG_LIBATA
  400. #define CONFIG_FSL_SATA
  401. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  402. #define CONFIG_SATA1
  403. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  404. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  405. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  406. #define CONFIG_SATA2
  407. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  408. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  409. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  410. #ifdef CONFIG_FSL_SATA
  411. #define CONFIG_LBA48
  412. #define CONFIG_CMD_SATA
  413. #define CONFIG_DOS_PARTITION
  414. #define CONFIG_CMD_EXT2
  415. #endif
  416. /*
  417. * Environment
  418. */
  419. #ifndef CONFIG_SYS_RAMBOOT
  420. #define CONFIG_ENV_IS_IN_FLASH 1
  421. #define CONFIG_ENV_ADDR \
  422. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  423. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  424. #define CONFIG_ENV_SIZE 0x2000
  425. #else
  426. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  427. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  428. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  429. #define CONFIG_ENV_SIZE 0x2000
  430. #endif
  431. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  432. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  433. /*
  434. * BOOTP options
  435. */
  436. #define CONFIG_BOOTP_BOOTFILESIZE
  437. #define CONFIG_BOOTP_BOOTPATH
  438. #define CONFIG_BOOTP_GATEWAY
  439. #define CONFIG_BOOTP_HOSTNAME
  440. /*
  441. * Command line configuration.
  442. */
  443. #include <config_cmd_default.h>
  444. #define CONFIG_CMD_PING
  445. #define CONFIG_CMD_I2C
  446. #define CONFIG_CMD_MII
  447. #define CONFIG_CMD_DATE
  448. #if defined(CONFIG_PCI)
  449. #define CONFIG_CMD_PCI
  450. #endif
  451. #if defined(CONFIG_SYS_RAMBOOT)
  452. #undef CONFIG_CMD_SAVEENV
  453. #undef CONFIG_CMD_LOADS
  454. #endif
  455. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  456. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  457. #undef CONFIG_WATCHDOG /* watchdog disabled */
  458. #define CONFIG_MMC 1
  459. #ifdef CONFIG_MMC
  460. #define CONFIG_FSL_ESDHC
  461. #define CONFIG_FSL_ESDHC_PIN_MUX
  462. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
  463. #define CONFIG_CMD_MMC
  464. #define CONFIG_GENERIC_MMC
  465. #define CONFIG_CMD_EXT2
  466. #define CONFIG_CMD_FAT
  467. #define CONFIG_DOS_PARTITION
  468. #endif
  469. /*
  470. * Miscellaneous configurable options
  471. */
  472. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  473. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  474. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  475. #if defined(CONFIG_CMD_KGDB)
  476. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  477. #else
  478. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  479. #endif
  480. /* Print Buffer Size */
  481. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  482. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  483. /* Boot Argument Buffer Size */
  484. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  485. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  486. /*
  487. * For booting Linux, the board info and command line data
  488. * have to be in the first 256 MB of memory, since this is
  489. * the maximum mapped by the Linux kernel during initialization.
  490. */
  491. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  492. /*
  493. * Core HID Setup
  494. */
  495. #define CONFIG_SYS_HID0_INIT 0x000000000
  496. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  497. HID0_ENABLE_INSTRUCTION_CACHE)
  498. #define CONFIG_SYS_HID2 HID2_HBE
  499. /*
  500. * MMU Setup
  501. */
  502. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  503. /* DDR: cache cacheable */
  504. #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
  505. #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
  506. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
  507. | BATL_PP_RW \
  508. | BATL_MEMCOHERENCE)
  509. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
  510. | BATU_BL_256M \
  511. | BATU_VS \
  512. | BATU_VP)
  513. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  514. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  515. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
  516. | BATL_PP_RW \
  517. | BATL_MEMCOHERENCE)
  518. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
  519. | BATU_BL_256M \
  520. | BATU_VS \
  521. | BATU_VP)
  522. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  523. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  524. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  525. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
  526. | BATL_PP_RW \
  527. | BATL_CACHEINHIBIT \
  528. | BATL_GUARDEDSTORAGE)
  529. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
  530. | BATU_BL_8M \
  531. | BATU_VS \
  532. | BATU_VP)
  533. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  534. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  535. /* BCSR: cache-inhibit and guarded */
  536. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
  537. | BATL_PP_RW \
  538. | BATL_CACHEINHIBIT \
  539. | BATL_GUARDEDSTORAGE)
  540. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
  541. | BATU_BL_128K \
  542. | BATU_VS \
  543. | BATU_VP)
  544. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  545. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  546. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  547. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
  548. | BATL_PP_RW \
  549. | BATL_MEMCOHERENCE)
  550. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
  551. | BATU_BL_32M \
  552. | BATU_VS \
  553. | BATU_VP)
  554. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
  555. | BATL_PP_RW \
  556. | BATL_CACHEINHIBIT \
  557. | BATL_GUARDEDSTORAGE)
  558. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  559. /* Stack in dcache: cacheable, no memory coherence */
  560. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  561. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
  562. | BATU_BL_128K \
  563. | BATU_VS \
  564. | BATU_VP)
  565. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  566. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  567. #ifdef CONFIG_PCI
  568. /* PCI MEM space: cacheable */
  569. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
  570. | BATL_PP_RW \
  571. | BATL_MEMCOHERENCE)
  572. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
  573. | BATU_BL_256M \
  574. | BATU_VS \
  575. | BATU_VP)
  576. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  577. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  578. /* PCI MMIO space: cache-inhibit and guarded */
  579. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
  580. | BATL_PP_RW \
  581. | BATL_CACHEINHIBIT \
  582. | BATL_GUARDEDSTORAGE)
  583. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
  584. | BATU_BL_256M \
  585. | BATU_VS \
  586. | BATU_VP)
  587. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  588. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  589. #else
  590. #define CONFIG_SYS_IBAT6L (0)
  591. #define CONFIG_SYS_IBAT6U (0)
  592. #define CONFIG_SYS_IBAT7L (0)
  593. #define CONFIG_SYS_IBAT7U (0)
  594. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  595. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  596. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  597. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  598. #endif
  599. #if defined(CONFIG_CMD_KGDB)
  600. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  601. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  602. #endif
  603. /*
  604. * Environment Configuration
  605. */
  606. #define CONFIG_ENV_OVERWRITE
  607. #if defined(CONFIG_TSEC_ENET)
  608. #define CONFIG_HAS_ETH0
  609. #define CONFIG_HAS_ETH1
  610. #endif
  611. #define CONFIG_BAUDRATE 115200
  612. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  613. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  614. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  615. #define CONFIG_EXTRA_ENV_SETTINGS \
  616. "netdev=eth0\0" \
  617. "consoledev=ttyS0\0" \
  618. "ramdiskaddr=1000000\0" \
  619. "ramdiskfile=ramfs.83xx\0" \
  620. "fdtaddr=780000\0" \
  621. "fdtfile=mpc8379_mds.dtb\0" \
  622. ""
  623. #define CONFIG_NFSBOOTCOMMAND \
  624. "setenv bootargs root=/dev/nfs rw " \
  625. "nfsroot=$serverip:$rootpath " \
  626. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  627. "$netdev:off " \
  628. "console=$consoledev,$baudrate $othbootargs;" \
  629. "tftp $loadaddr $bootfile;" \
  630. "tftp $fdtaddr $fdtfile;" \
  631. "bootm $loadaddr - $fdtaddr"
  632. #define CONFIG_RAMBOOTCOMMAND \
  633. "setenv bootargs root=/dev/ram rw " \
  634. "console=$consoledev,$baudrate $othbootargs;" \
  635. "tftp $ramdiskaddr $ramdiskfile;" \
  636. "tftp $loadaddr $bootfile;" \
  637. "tftp $fdtaddr $fdtfile;" \
  638. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  639. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  640. #endif /* __CONFIG_H */