acadia.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * acadia.h - configuration for AMCC Acadia (405EZ)
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_ACADIA 1 /* Board is Acadia */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EZ 1 /* Specifc 405EZ support*/
  34. /* Detect Acadia PLL input clock automatically via CPLD bit */
  35. #define CONFIG_SYS_CLK_FREQ ((in8(CFG_CPLD_BASE + 0) == 0x0c) ? \
  36. 66666666 : 33333000)
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
  39. #define CONFIG_NO_SERIAL_EEPROM
  40. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  41. #ifdef CONFIG_NO_SERIAL_EEPROM
  42. /*----------------------------------------------------------------------------
  43. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  44. * assuming a 66MHz input clock to the 405EZ.
  45. *---------------------------------------------------------------------------*/
  46. /* #define PLLMR0_100_100_12 */
  47. #define PLLMR0_200_133_66
  48. /* #define PLLMR0_266_160_80 */
  49. /* #define PLLMR0_333_166_83 */
  50. #endif
  51. /*-----------------------------------------------------------------------
  52. * Base addresses -- Note these are effective addresses where the
  53. * actual resources get mapped (not physical addresses)
  54. *----------------------------------------------------------------------*/
  55. #define CFG_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Monitor */
  56. #define CFG_MALLOC_LEN (512 * 1024)/* Reserve 512 kB for malloc() */
  57. #define CFG_SDRAM_BASE 0x00000000
  58. #define CFG_FLASH_BASE 0xfe000000
  59. #define CFG_MONITOR_BASE TEXT_BASE
  60. #define CFG_CPLD_BASE 0x80000000
  61. #define CFG_NAND_ADDR 0xd0000000
  62. #define CFG_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
  63. /*-----------------------------------------------------------------------
  64. * Initial RAM & stack pointer
  65. *----------------------------------------------------------------------*/
  66. #define CFG_TEMP_STACK_OCM 1 /* OCM as init ram */
  67. /* On Chip Memory location */
  68. #define CFG_OCM_DATA_ADDR 0xF8000000
  69. #define CFG_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
  70. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SRAM */
  71. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  72. #define CFG_GBL_DATA_SIZE 128 /* size for initial data */
  73. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  74. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  75. /*-----------------------------------------------------------------------
  76. * Serial Port
  77. *----------------------------------------------------------------------*/
  78. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  79. #define CFG_BASE_BAUD 691200
  80. #define CONFIG_BAUDRATE 115200
  81. #define CONFIG_SERIAL_MULTI 1
  82. /* The following table includes the supported baudrates */
  83. #define CFG_BAUDRATE_TABLE \
  84. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  85. /*-----------------------------------------------------------------------
  86. * Environment
  87. *----------------------------------------------------------------------*/
  88. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  89. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  90. #else
  91. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  92. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  93. #endif
  94. /*-----------------------------------------------------------------------
  95. * FLASH related
  96. *----------------------------------------------------------------------*/
  97. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  98. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  99. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  100. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  101. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  102. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  103. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  104. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  105. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  106. #ifdef CFG_ENV_IS_IN_FLASH
  107. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  108. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  109. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  110. /* Address and size of Redundant Environment Sector */
  111. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  112. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  113. #endif
  114. /*-----------------------------------------------------------------------
  115. * RAM (CRAM)
  116. *----------------------------------------------------------------------*/
  117. #define CFG_MBYTES_RAM 64 /* 64MB */
  118. /*-----------------------------------------------------------------------
  119. * I2C
  120. *----------------------------------------------------------------------*/
  121. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  122. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  123. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  124. #define CFG_I2C_SLAVE 0x7F
  125. #define CFG_I2C_MULTI_EEPROMS
  126. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  127. #define CFG_I2C_EEPROM_ADDR_LEN 1
  128. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  129. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  130. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  131. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  132. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  133. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  134. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  135. #define CFG_DTT_MAX_TEMP 70
  136. #define CFG_DTT_LOW_TEMP -30
  137. #define CFG_DTT_HYSTERESIS 3
  138. #if 0 /* test-only... */
  139. /*-----------------------------------------------------------------------
  140. * SPI stuff - Define to include SPI control
  141. *-----------------------------------------------------------------------
  142. */
  143. #define CONFIG_SPI
  144. #endif
  145. /*-----------------------------------------------------------------------
  146. * Ethernet
  147. *----------------------------------------------------------------------*/
  148. #define CONFIG_MII 1 /* MII PHY management */
  149. #define CONFIG_PHY_ADDR 0 /* PHY address */
  150. #define CONFIG_NET_MULTI 1
  151. #define CFG_RX_ETH_BUFFER 16 /* # of rx buffers & descriptors*/
  152. #define CONFIG_NETCONSOLE /* include NetConsole support */
  153. #define CONFIG_PREBOOT "echo;" \
  154. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  155. "echo"
  156. #undef CONFIG_BOOTARGS
  157. #define CONFIG_EXTRA_ENV_SETTINGS \
  158. "netdev=eth0\0" \
  159. "hostname=acadia\0" \
  160. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  161. "nfsroot=${serverip}:${rootpath}\0" \
  162. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  163. "addip=setenv bootargs ${bootargs} " \
  164. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  165. ":${hostname}:${netdev}:off panic=1\0" \
  166. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  167. "flash_nfs=run nfsargs addip addtty;" \
  168. "bootm ${kernel_addr}\0" \
  169. "flash_self=run ramargs addip addtty;" \
  170. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  171. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  172. "bootm\0" \
  173. "rootpath=/opt/eldk/ppc_4xx\0" \
  174. "bootfile=acadia/uImage\0" \
  175. "kernel_addr=fff10000\0" \
  176. "ramdisk_addr=fff20000\0" \
  177. "initrd_high=30000000\0" \
  178. "load=tftp 200000 acadia/u-boot.bin\0" \
  179. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  180. "cp.b ${fileaddr} fffc0000 ${filesize};" \
  181. "setenv filesize;saveenv\0" \
  182. "upd=run load;run update\0" \
  183. "kozio=bootm ffc60000\0" \
  184. ""
  185. #define CONFIG_BOOTCOMMAND "run flash_self"
  186. #if 0
  187. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  188. #else
  189. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  190. #endif
  191. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  192. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  193. #define CONFIG_USB_OHCI
  194. #define CONFIG_USB_STORAGE
  195. /* Partitions */
  196. #define CONFIG_MAC_PARTITION
  197. #define CONFIG_DOS_PARTITION
  198. #define CONFIG_ISO_PARTITION
  199. #define CONFIG_SUPPORT_VFAT
  200. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  201. CFG_CMD_ASKENV | \
  202. CFG_CMD_DHCP | \
  203. CFG_CMD_DTT | \
  204. CFG_CMD_DIAG | \
  205. CFG_CMD_EEPROM | \
  206. CFG_CMD_ELF | \
  207. CFG_CMD_FAT | \
  208. CFG_CMD_I2C | \
  209. CFG_CMD_IRQ | \
  210. CFG_CMD_MII | \
  211. CFG_CMD_NAND | \
  212. CFG_CMD_NET | \
  213. CFG_CMD_NFS | \
  214. CFG_CMD_PCI | \
  215. CFG_CMD_PING | \
  216. CFG_CMD_REGINFO | \
  217. CFG_CMD_USB)
  218. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  219. #include <cmd_confdefs.h>
  220. #undef CONFIG_WATCHDOG /* watchdog disabled */
  221. /*-----------------------------------------------------------------------
  222. * Miscellaneous configurable options
  223. *----------------------------------------------------------------------*/
  224. #define CFG_LONGHELP /* undef to save memory */
  225. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  226. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  227. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  228. #else
  229. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  230. #endif
  231. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  232. #define CFG_MAXARGS 16 /* max number of command args */
  233. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  234. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  235. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  236. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  237. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  238. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  239. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  240. #define CONFIG_LOOPW 1 /* enable loopw command */
  241. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  242. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  243. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  244. /*
  245. * For booting Linux, the board info and command line data
  246. * have to be in the first 8 MB of memory, since this is
  247. * the maximum mapped by the Linux kernel during initialization.
  248. */
  249. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  250. /*-----------------------------------------------------------------------
  251. * NAND FLASH
  252. *----------------------------------------------------------------------*/
  253. #define CFG_MAX_NAND_DEVICE 1
  254. #define NAND_MAX_CHIPS 1
  255. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  256. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  257. /*-----------------------------------------------------------------------
  258. * Cache Configuration
  259. */
  260. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405EZ CPU */
  261. #define CFG_CACHELINE_SIZE 32 /* ... */
  262. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  263. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  264. #endif
  265. /*-----------------------------------------------------------------------
  266. * External Bus Controller (EBC) Setup
  267. *----------------------------------------------------------------------*/
  268. #define CFG_NAND_CS 3 /* NAND chip connected to CSx */
  269. /* Memory Bank 0 (Flash) initialization */
  270. #define CFG_EBC_PB0AP 0x03337200
  271. #define CFG_EBC_PB0CR 0xfe0bc000
  272. /* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
  273. /* Memory Bank 1 (CRAM) initialization */
  274. #define CFG_EBC_PB1AP 0x030400c0
  275. #define CFG_EBC_PB1CR 0x000bc000
  276. /* Memory Bank 2 (CRAM) initialization */
  277. #define CFG_EBC_PB2AP 0x030400c0
  278. #define CFG_EBC_PB2CR 0x020bc000
  279. /* Memory Bank 3 (NAND-FLASH) initialization */
  280. #define CFG_EBC_PB3AP 0x018003c0
  281. #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000)
  282. /* Memory Bank 4 (CPLD) initialization */
  283. #define CFG_EBC_PB4AP 0x04006000
  284. #define CFG_EBC_PB4CR (CFG_CPLD_BASE | 0x18000)
  285. #define CFG_EBC_CFG 0xf8400000
  286. /*-----------------------------------------------------------------------
  287. * GPIO Setup
  288. *----------------------------------------------------------------------*/
  289. #define CFG_GPIO_CRAM_CLK 8
  290. #define CFG_GPIO_CRAM_WAIT 9
  291. #define CFG_GPIO_CRAM_ADV 10
  292. #define CFG_GPIO_CRAM_CRE (32 + 21)
  293. /*-----------------------------------------------------------------------
  294. * Definitions for GPIO_0 setup (PPC405EZ specific)
  295. *
  296. * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
  297. * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
  298. * GPIO0[4] - External Bus Controller Hold Input
  299. * GPIO0[5] - External Bus Controller Priority Input
  300. * GPIO0[6] - External Bus Controller HLDA Output
  301. * GPIO0[7] - External Bus Controller Bus Request Output
  302. * GPIO0[8] - CRAM Clk Output
  303. * GPIO0[9] - External Bus Controller Ready Input
  304. * GPIO0[10] - CRAM Adv Output
  305. * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
  306. * GPIO0[25] - External DMA Request Input
  307. * GPIO0[26] - External DMA EOT I/O
  308. * GPIO0[25] - External DMA Ack_n Output
  309. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  310. * GPIO0[28-30] - Trace Outputs / PWM Inputs
  311. * GPIO0[31] - PWM_8 I/O
  312. */
  313. #define CFG_GPIO0_TCR 0xC0000000
  314. #define CFG_GPIO0_OSRL 0x50000000
  315. #define CFG_GPIO0_OSRH 0x02000055
  316. #define CFG_GPIO0_ISR1L 0x00000000
  317. #define CFG_GPIO0_ISR1H 0x00000055
  318. #define CFG_GPIO0_TSRL 0x02000000
  319. #define CFG_GPIO0_TSRH 0x00000055
  320. /*-----------------------------------------------------------------------
  321. * Definitions for GPIO_1 setup (PPC405EZ specific)
  322. *
  323. * GPIO1[0-6] - PWM_9 to PWM_15 I/O
  324. * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
  325. * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
  326. * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
  327. * GPIO1[10-12] - UART0 Control Inputs
  328. * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
  329. * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
  330. * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
  331. * GPIO1[16] - SPI_SS_1_N Output
  332. * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
  333. */
  334. #define CFG_GPIO1_OSRH 0x55455555
  335. #define CFG_GPIO1_OSRL 0x40000110
  336. #define CFG_GPIO1_ISR1H 0x00000000
  337. #define CFG_GPIO1_ISR1L 0x15555445
  338. #define CFG_GPIO1_TSRH 0x00000000
  339. #define CFG_GPIO1_TSRL 0x00000000
  340. #define CFG_GPIO1_TCR 0xFFFF8014
  341. /*
  342. * Internal Definitions
  343. *
  344. * Boot Flags
  345. */
  346. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  347. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  348. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  349. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  350. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  351. #endif
  352. #endif /* __CONFIG_H */