regs-usb.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * PXA25x UDC definitions
  3. *
  4. * Copyright (C) 2012 Łukasz Dałek <luk0104@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef __REGS_USB_H__
  21. #define __REGS_USB_H__
  22. struct pxa25x_udc_regs {
  23. /* UDC Control Register */
  24. uint32_t udccr; /* 0x000 */
  25. uint32_t reserved1;
  26. /* UDC Control Function Register */
  27. uint32_t udccfr; /* 0x008 */
  28. uint32_t reserved2;
  29. /* UDC Endpoint Control/Status Registers */
  30. uint32_t udccs[16]; /* 0x010 - 0x04c */
  31. /* UDC Interrupt Control/Status Registers */
  32. uint32_t uicr0; /* 0x050 */
  33. uint32_t uicr1; /* 0x054 */
  34. uint32_t usir0; /* 0x058 */
  35. uint32_t usir1; /* 0x05c */
  36. /* UDC Frame Number/Byte Count Registers */
  37. uint32_t ufnrh; /* 0x060 */
  38. uint32_t ufnrl; /* 0x064 */
  39. uint32_t ubcr2; /* 0x068 */
  40. uint32_t ubcr4; /* 0x06c */
  41. uint32_t ubcr7; /* 0x070 */
  42. uint32_t ubcr9; /* 0x074 */
  43. uint32_t ubcr12; /* 0x078 */
  44. uint32_t ubcr14; /* 0x07c */
  45. /* UDC Endpoint Data Registers */
  46. uint32_t uddr0; /* 0x080 */
  47. uint32_t reserved3[7];
  48. uint32_t uddr5; /* 0x0a0 */
  49. uint32_t reserved4[7];
  50. uint32_t uddr10; /* 0x0c0 */
  51. uint32_t reserved5[7];
  52. uint32_t uddr15; /* 0x0e0 */
  53. uint32_t reserved6[7];
  54. uint32_t uddr1; /* 0x100 */
  55. uint32_t reserved7[31];
  56. uint32_t uddr2; /* 0x180 */
  57. uint32_t reserved8[31];
  58. uint32_t uddr3; /* 0x200 */
  59. uint32_t reserved9[127];
  60. uint32_t uddr4; /* 0x400 */
  61. uint32_t reserved10[127];
  62. uint32_t uddr6; /* 0x600 */
  63. uint32_t reserved11[31];
  64. uint32_t uddr7; /* 0x680 */
  65. uint32_t reserved12[31];
  66. uint32_t uddr8; /* 0x700 */
  67. uint32_t reserved13[127];
  68. uint32_t uddr9; /* 0x900 */
  69. uint32_t reserved14[127];
  70. uint32_t uddr11; /* 0xb00 */
  71. uint32_t reserved15[31];
  72. uint32_t uddr12; /* 0xb80 */
  73. uint32_t reserved16[31];
  74. uint32_t uddr13; /* 0xc00 */
  75. uint32_t reserved17[127];
  76. uint32_t uddr14; /* 0xe00 */
  77. };
  78. #define PXA25X_UDC_BASE 0x40600000
  79. #define UDCCR_UDE (1 << 0)
  80. #define UDCCR_UDA (1 << 1)
  81. #define UDCCR_RSM (1 << 2)
  82. #define UDCCR_RESIR (1 << 3)
  83. #define UDCCR_SUSIR (1 << 4)
  84. #define UDCCR_SRM (1 << 5)
  85. #define UDCCR_RSTIR (1 << 6)
  86. #define UDCCR_REM (1 << 7)
  87. /* Bulk IN endpoint 1/6/11 */
  88. #define UDCCS_BI_TSP (1 << 7)
  89. #define UDCCS_BI_FST (1 << 5)
  90. #define UDCCS_BI_SST (1 << 4)
  91. #define UDCCS_BI_TUR (1 << 3)
  92. #define UDCCS_BI_FTF (1 << 2)
  93. #define UDCCS_BI_TPC (1 << 1)
  94. #define UDCCS_BI_TFS (1 << 0)
  95. /* Bulk OUT endpoint 2/7/12 */
  96. #define UDCCS_BO_RSP (1 << 7)
  97. #define UDCCS_BO_RNE (1 << 6)
  98. #define UDCCS_BO_FST (1 << 5)
  99. #define UDCCS_BO_SST (1 << 4)
  100. #define UDCCS_BO_DME (1 << 3)
  101. #define UDCCS_BO_RPC (1 << 1)
  102. #define UDCCS_BO_RFS (1 << 0)
  103. /* Isochronous OUT endpoint 4/9/14 */
  104. #define UDCCS_IO_RSP (1 << 7)
  105. #define UDCCS_IO_RNE (1 << 6)
  106. #define UDCCS_IO_DME (1 << 3)
  107. #define UDCCS_IO_ROF (1 << 2)
  108. #define UDCCS_IO_RPC (1 << 1)
  109. #define UDCCS_IO_RFS (1 << 0)
  110. /* Control endpoint 0 */
  111. #define UDCCS0_OPR (1 << 0)
  112. #define UDCCS0_IPR (1 << 1)
  113. #define UDCCS0_FTF (1 << 2)
  114. #define UDCCS0_DRWF (1 << 3)
  115. #define UDCCS0_SST (1 << 4)
  116. #define UDCCS0_FST (1 << 5)
  117. #define UDCCS0_RNE (1 << 6)
  118. #define UDCCS0_SA (1 << 7)
  119. #define UICR0_IM0 (1 << 0)
  120. #define USIR0_IR0 (1 << 0)
  121. #define USIR0_IR1 (1 << 1)
  122. #define USIR0_IR2 (1 << 2)
  123. #define USIR0_IR3 (1 << 3)
  124. #define USIR0_IR4 (1 << 4)
  125. #define USIR0_IR5 (1 << 5)
  126. #define USIR0_IR6 (1 << 6)
  127. #define USIR0_IR7 (1 << 7)
  128. #define UDCCFR_AREN (1 << 7) /* ACK response enable (now) */
  129. #define UDCCFR_ACM (1 << 2) /* ACK control mode (wait for AREN) */
  130. /*
  131. * Intel(R) PXA255 Processor Specification, September 2003 (page 31)
  132. * define new "must be one" bits in UDCCFR (see Table 12-13.)
  133. */
  134. #define UDCCFR_MB1 (0xff & ~(UDCCFR_AREN | UDCCFR_ACM))
  135. #define UFNRH_SIR (1 << 7) /* SOF interrupt request */
  136. #define UFNRH_SIM (1 << 6) /* SOF interrupt mask */
  137. #define UFNRH_IPE14 (1 << 5) /* ISO packet error, ep14 */
  138. #define UFNRH_IPE9 (1 << 4) /* ISO packet error, ep9 */
  139. #define UFNRH_IPE4 (1 << 3) /* ISO packet error, ep4 */
  140. #endif /* __REGS_USB_H__ */