cms700.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * (C) Copyright 2005-2007
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. extern void lxt971_no_sleep(void);
  30. int board_early_init_f (void)
  31. {
  32. /*
  33. * IRQ 0-15 405GP internally generated; active high; level sensitive
  34. * IRQ 16 405GP internally generated; active low; level sensitive
  35. * IRQ 17-24 RESERVED
  36. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  37. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  38. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  39. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  40. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  41. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  42. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  43. */
  44. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  45. mtdcr(uicer, 0x00000000); /* disable all ints */
  46. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  47. mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
  48. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  49. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  50. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  51. /*
  52. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  53. */
  54. mtebc (epcr, 0xa8400000); /* ebc always driven */
  55. /*
  56. * Reset CPLD via GPIO12 (CS3) pin
  57. */
  58. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_PLD_RESET);
  59. udelay(1000); /* wait 1ms */
  60. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_PLD_RESET);
  61. udelay(1000); /* wait 1ms */
  62. return 0;
  63. }
  64. int misc_init_r (void)
  65. {
  66. /* adjust flash start and offset */
  67. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  68. gd->bd->bi_flashoffset = 0;
  69. /*
  70. * Setup and enable EEPROM write protection
  71. */
  72. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  73. return (0);
  74. }
  75. /*
  76. * Check Board Identity:
  77. */
  78. #define LED_REG (CONFIG_SYS_PLD_BASE + 0x1000)
  79. int checkboard (void)
  80. {
  81. char str[64];
  82. int flashcnt;
  83. int delay;
  84. puts ("Board: ");
  85. if (getenv_r("serial#", str, sizeof(str)) == -1) {
  86. puts ("### No HW ID - assuming CMS700");
  87. } else {
  88. puts(str);
  89. }
  90. printf(" (PLD-Version=%02d)\n",
  91. in_8((void *)(CONFIG_SYS_PLD_BASE + 0x1001)));
  92. /*
  93. * Flash LEDs
  94. */
  95. for (flashcnt = 0; flashcnt < 3; flashcnt++) {
  96. out_8((void *)LED_REG, 0x00); /* LEDs off */
  97. for (delay = 0; delay < 100; delay++)
  98. udelay(1000);
  99. out_8((void *)LED_REG, 0x0f); /* LEDs on */
  100. for (delay = 0; delay < 50; delay++)
  101. udelay(1000);
  102. }
  103. out_8((void *)LED_REG, 0x70);
  104. return 0;
  105. }
  106. /* ------------------------------------------------------------------------- */
  107. #if defined(CONFIG_SYS_EEPROM_WREN)
  108. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  109. * <state> -1: deliver current state
  110. * 0: disable write
  111. * 1: enable write
  112. * Returns: -1: wrong device address
  113. * 0: dis-/en- able done
  114. * 0/1: current state if <state> was -1.
  115. */
  116. int eeprom_write_enable (unsigned dev_addr, int state)
  117. {
  118. if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
  119. return -1;
  120. } else {
  121. switch (state) {
  122. case 1:
  123. /* Enable write access, clear bit GPIO_SINT2. */
  124. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_EEPROM_WP);
  125. state = 0;
  126. break;
  127. case 0:
  128. /* Disable write access, set bit GPIO_SINT2. */
  129. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  130. state = 0;
  131. break;
  132. default:
  133. /* Read current status back. */
  134. state = (0 == (in_be32((void *)GPIO0_OR) & CONFIG_SYS_EEPROM_WP));
  135. break;
  136. }
  137. }
  138. return state;
  139. }
  140. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  141. {
  142. int query = argc == 1;
  143. int state = 0;
  144. if (query) {
  145. /* Query write access state. */
  146. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, -1);
  147. if (state < 0) {
  148. puts ("Query of write access state failed.\n");
  149. } else {
  150. printf ("Write access for device 0x%0x is %sabled.\n",
  151. CONFIG_SYS_I2C_EEPROM_ADDR, state ? "en" : "dis");
  152. state = 0;
  153. }
  154. } else {
  155. if ('0' == argv[1][0]) {
  156. /* Disable write access. */
  157. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 0);
  158. } else {
  159. /* Enable write access. */
  160. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 1);
  161. }
  162. if (state < 0) {
  163. puts ("Setup of write access state failed.\n");
  164. }
  165. }
  166. return state;
  167. }
  168. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  169. "Enable / disable / query EEPROM write access",
  170. NULL);
  171. #endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */
  172. /* ------------------------------------------------------------------------- */
  173. void reset_phy(void)
  174. {
  175. #ifdef CONFIG_LXT971_NO_SLEEP
  176. /*
  177. * Disable sleep mode in LXT971
  178. */
  179. lxt971_no_sleep();
  180. #endif
  181. }