mem_init.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * U-boot - mem_init.h Header file for memory initialization
  3. *
  4. * Copyright (c) 2005-2007 Analog Devices Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
  22. * MA 02110-1301 USA
  23. */
  24. #if (CONFIG_MEM_MT48LC16M16A2TG_75 || \
  25. CONFIG_MEM_MT48LC64M4A2FB_7E || \
  26. CONFIG_MEM_MT48LC16M8A2TG_75 || \
  27. CONFIG_MEM_MT48LC8M16A2TG_7E || \
  28. CONFIG_MEM_MT48LC8M32B2B5_7 || \
  29. CONFIG_MEM_MT48LC32M8A2_75)
  30. #if ( CONFIG_SCLK_HZ > 119402985 )
  31. #define SDRAM_tRP TRP_2
  32. #define SDRAM_tRP_num 2
  33. #define SDRAM_tRAS TRAS_7
  34. #define SDRAM_tRAS_num 7
  35. #define SDRAM_tRCD TRCD_2
  36. #define SDRAM_tWR TWR_2
  37. #endif
  38. #if ( CONFIG_SCLK_HZ > 104477612 ) && ( CONFIG_SCLK_HZ <= 119402985 )
  39. #define SDRAM_tRP TRP_2
  40. #define SDRAM_tRP_num 2
  41. #define SDRAM_tRAS TRAS_6
  42. #define SDRAM_tRAS_num 6
  43. #define SDRAM_tRCD TRCD_2
  44. #define SDRAM_tWR TWR_2
  45. #endif
  46. #if ( CONFIG_SCLK_HZ > 89552239 ) && ( CONFIG_SCLK_HZ <= 104477612 )
  47. #define SDRAM_tRP TRP_2
  48. #define SDRAM_tRP_num 2
  49. #define SDRAM_tRAS TRAS_5
  50. #define SDRAM_tRAS_num 5
  51. #define SDRAM_tRCD TRCD_2
  52. #define SDRAM_tWR TWR_2
  53. #endif
  54. #if ( CONFIG_SCLK_HZ > 74626866 ) && ( CONFIG_SCLK_HZ <= 89552239 )
  55. #define SDRAM_tRP TRP_2
  56. #define SDRAM_tRP_num 2
  57. #define SDRAM_tRAS TRAS_4
  58. #define SDRAM_tRAS_num 4
  59. #define SDRAM_tRCD TRCD_2
  60. #define SDRAM_tWR TWR_2
  61. #endif
  62. #if ( CONFIG_SCLK_HZ > 66666667 ) && ( CONFIG_SCLK_HZ <= 74626866 )
  63. #define SDRAM_tRP TRP_2
  64. #define SDRAM_tRP_num 2
  65. #define SDRAM_tRAS TRAS_3
  66. #define SDRAM_tRAS_num 3
  67. #define SDRAM_tRCD TRCD_2
  68. #define SDRAM_tWR TWR_2
  69. #endif
  70. #if ( CONFIG_SCLK_HZ > 59701493 ) && ( CONFIG_SCLK_HZ <= 66666667 )
  71. #define SDRAM_tRP TRP_1
  72. #define SDRAM_tRP_num 1
  73. #define SDRAM_tRAS TRAS_3
  74. #define SDRAM_tRAS_num 3
  75. #define SDRAM_tRCD TRCD_1
  76. #define SDRAM_tWR TWR_2
  77. #endif
  78. #if ( CONFIG_SCLK_HZ > 44776119 ) && ( CONFIG_SCLK_HZ <= 59701493 )
  79. #define SDRAM_tRP TRP_1
  80. #define SDRAM_tRP_num 1
  81. #define SDRAM_tRAS TRAS_3
  82. #define SDRAM_tRAS_num 3
  83. #define SDRAM_tRCD TRCD_1
  84. #define SDRAM_tWR TWR_2
  85. #endif
  86. #if ( CONFIG_SCLK_HZ > 29850746 ) && ( CONFIG_SCLK_HZ <= 44776119 )
  87. #define SDRAM_tRP TRP_1
  88. #define SDRAM_tRP_num 1
  89. #define SDRAM_tRAS TRAS_2
  90. #define SDRAM_tRAS_num 2
  91. #define SDRAM_tRCD TRCD_1
  92. #define SDRAM_tWR TWR_2
  93. #endif
  94. #if ( CONFIG_SCLK_HZ <= 29850746 )
  95. #define SDRAM_tRP TRP_1
  96. #define SDRAM_tRP_num 1
  97. #define SDRAM_tRAS TRAS_1
  98. #define SDRAM_tRAS_num 1
  99. #define SDRAM_tRCD TRCD_1
  100. #define SDRAM_tWR TWR_2
  101. #endif
  102. #endif
  103. #if (CONFIG_MEM_MT48LC16M16A2TG_75)
  104. /*SDRAM INFORMATION: */
  105. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  106. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  107. #define SDRAM_CL CL_3
  108. #endif
  109. #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
  110. /*SDRAM INFORMATION: */
  111. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  112. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  113. #define SDRAM_CL CL_2
  114. #endif
  115. #if (CONFIG_MEM_MT48LC16M8A2TG_75)
  116. /*SDRAM INFORMATION: */
  117. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  118. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  119. #define SDRAM_CL CL_3
  120. #endif
  121. #if (CONFIG_MEM_MT48LC32M8A2_75)
  122. /*SDRAM INFORMATION: */
  123. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  124. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  125. #define SDRAM_CL CL_3
  126. #endif
  127. #if (CONFIG_MEM_MT48LC8M16A2TG_7E)
  128. /*SDRAM INFORMATION: */
  129. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  130. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  131. #define SDRAM_CL CL_2
  132. #endif
  133. #if (CONFIG_MEM_MT48LC8M32B2B5_7)
  134. /*SDRAM INFORMATION: */
  135. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  136. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  137. #define SDRAM_CL CL_3
  138. #endif
  139. #if ( CONFIG_MEM_SIZE == 128 )
  140. #define SDRAM_SIZE EBSZ_128
  141. #endif
  142. #if ( CONFIG_MEM_SIZE == 64 )
  143. #define SDRAM_SIZE EBSZ_64
  144. #endif
  145. #if ( CONFIG_MEM_SIZE == 32 )
  146. #define SDRAM_SIZE EBSZ_32
  147. #endif
  148. #if ( CONFIG_MEM_SIZE == 16 )
  149. #define SDRAM_SIZE EBSZ_16
  150. #endif
  151. #if ( CONFIG_MEM_ADD_WDTH == 11 )
  152. #define SDRAM_WIDTH EBCAW_11
  153. #endif
  154. #if ( CONFIG_MEM_ADD_WDTH == 10 )
  155. #define SDRAM_WIDTH EBCAW_10
  156. #endif
  157. #if ( CONFIG_MEM_ADD_WDTH == 9 )
  158. #define SDRAM_WIDTH EBCAW_9
  159. #endif
  160. #if ( CONFIG_MEM_ADD_WDTH == 8 )
  161. #define SDRAM_WIDTH EBCAW_8
  162. #endif
  163. #define mem_SDBCTL SDRAM_WIDTH | SDRAM_SIZE | EBE
  164. /* Equation from section 17 (p17-46) of BF533 HRM */
  165. #define mem_SDRRC ((( CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  166. /* Enable SCLK Out */
  167. #define mem_SDGCTL ( SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS )
  168. #define flash_EBIU_AMBCTL_WAT ( ( CONFIG_FLASH_SPEED_BWAT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  169. #define flash_EBIU_AMBCTL_RAT ( ( CONFIG_FLASH_SPEED_BRAT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  170. #define flash_EBIU_AMBCTL_HT ( ( CONFIG_FLASH_SPEED_BHT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) )
  171. #define flash_EBIU_AMBCTL_ST ( ( CONFIG_FLASH_SPEED_BST * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  172. #define flash_EBIU_AMBCTL_TT ( ( CONFIG_FLASH_SPEED_BTT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  173. #if (flash_EBIU_AMBCTL_TT > 3 )
  174. #define flash_EBIU_AMBCTL0_TT B0TT_4
  175. #endif
  176. #if (flash_EBIU_AMBCTL_TT == 3 )
  177. #define flash_EBIU_AMBCTL0_TT B0TT_3
  178. #endif
  179. #if (flash_EBIU_AMBCTL_TT == 2 )
  180. #define flash_EBIU_AMBCTL0_TT B0TT_2
  181. #endif
  182. #if (flash_EBIU_AMBCTL_TT < 2 )
  183. #define flash_EBIU_AMBCTL0_TT B0TT_1
  184. #endif
  185. #if (flash_EBIU_AMBCTL_ST > 3 )
  186. #define flash_EBIU_AMBCTL0_ST B0ST_4
  187. #endif
  188. #if (flash_EBIU_AMBCTL_ST == 3 )
  189. #define flash_EBIU_AMBCTL0_ST B0ST_3
  190. #endif
  191. #if (flash_EBIU_AMBCTL_ST == 2 )
  192. #define flash_EBIU_AMBCTL0_ST B0ST_2
  193. #endif
  194. #if (flash_EBIU_AMBCTL_ST < 2 )
  195. #define flash_EBIU_AMBCTL0_ST B0ST_1
  196. #endif
  197. #if (flash_EBIU_AMBCTL_HT > 2 )
  198. #define flash_EBIU_AMBCTL0_HT B0HT_3
  199. #endif
  200. #if (flash_EBIU_AMBCTL_HT == 2 )
  201. #define flash_EBIU_AMBCTL0_HT B0HT_2
  202. #endif
  203. #if (flash_EBIU_AMBCTL_HT == 1 )
  204. #define flash_EBIU_AMBCTL0_HT B0HT_1
  205. #endif
  206. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  207. #define flash_EBIU_AMBCTL0_HT B0HT_0
  208. #endif
  209. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  210. #define flash_EBIU_AMBCTL0_HT B0HT_1
  211. #endif
  212. #if (flash_EBIU_AMBCTL_WAT > 14)
  213. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  214. #endif
  215. #if (flash_EBIU_AMBCTL_WAT == 14)
  216. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  217. #endif
  218. #if (flash_EBIU_AMBCTL_WAT == 13)
  219. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  220. #endif
  221. #if (flash_EBIU_AMBCTL_WAT == 12)
  222. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  223. #endif
  224. #if (flash_EBIU_AMBCTL_WAT == 11)
  225. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  226. #endif
  227. #if (flash_EBIU_AMBCTL_WAT == 10)
  228. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  229. #endif
  230. #if (flash_EBIU_AMBCTL_WAT == 9)
  231. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  232. #endif
  233. #if (flash_EBIU_AMBCTL_WAT == 8)
  234. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  235. #endif
  236. #if (flash_EBIU_AMBCTL_WAT == 7)
  237. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  238. #endif
  239. #if (flash_EBIU_AMBCTL_WAT == 6)
  240. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  241. #endif
  242. #if (flash_EBIU_AMBCTL_WAT == 5)
  243. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  244. #endif
  245. #if (flash_EBIU_AMBCTL_WAT == 4)
  246. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  247. #endif
  248. #if (flash_EBIU_AMBCTL_WAT == 3)
  249. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  250. #endif
  251. #if (flash_EBIU_AMBCTL_WAT == 2)
  252. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  253. #endif
  254. #if (flash_EBIU_AMBCTL_WAT == 1)
  255. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  256. #endif
  257. #if (flash_EBIU_AMBCTL_RAT > 14)
  258. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  259. #endif
  260. #if (flash_EBIU_AMBCTL_RAT == 14)
  261. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  262. #endif
  263. #if (flash_EBIU_AMBCTL_RAT == 13)
  264. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  265. #endif
  266. #if (flash_EBIU_AMBCTL_RAT == 12)
  267. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  268. #endif
  269. #if (flash_EBIU_AMBCTL_RAT == 11)
  270. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  271. #endif
  272. #if (flash_EBIU_AMBCTL_RAT == 10)
  273. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  274. #endif
  275. #if (flash_EBIU_AMBCTL_RAT == 9)
  276. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  277. #endif
  278. #if (flash_EBIU_AMBCTL_RAT == 8)
  279. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  280. #endif
  281. #if (flash_EBIU_AMBCTL_RAT == 7)
  282. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  283. #endif
  284. #if (flash_EBIU_AMBCTL_RAT == 6)
  285. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  286. #endif
  287. #if (flash_EBIU_AMBCTL_RAT == 5)
  288. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  289. #endif
  290. #if (flash_EBIU_AMBCTL_RAT == 4)
  291. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  292. #endif
  293. #if (flash_EBIU_AMBCTL_RAT == 3)
  294. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  295. #endif
  296. #if (flash_EBIU_AMBCTL_RAT == 2)
  297. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  298. #endif
  299. #if (flash_EBIU_AMBCTL_RAT == 1)
  300. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  301. #endif
  302. #define flash_EBIU_AMBCTL0 flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN