quad100hd.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * (C) Copyright 2008
  3. * Gary Jennejohn, DENX Software Engineering GmbH, garyj@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * quad100hd.h - configuration for Quad100hd board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_QUAD100HD 1 /* Board is Quad100hd */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EP 1 /* Specifc 405EP support*/
  34. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  36. #define PLLMR0_DEFAULT PLLMR0_266_133_66 /* no PCI */
  37. #define PLLMR1_DEFAULT PLLMR1_266_133_66 /* no PCI */
  38. /* the environment is in the EEPROM by default */
  39. #define CFG_ENV_IS_IN_EEPROM
  40. #undef CFG_ENV_IS_IN_FLASH
  41. #define CONFIG_NET_MULTI 1
  42. #define CONFIG_HAS_ETH1 1
  43. #define CONFIG_MII 1 /* MII PHY management */
  44. #define CONFIG_PHY_ADDR 0x01 /* PHY address */
  45. #define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  46. #define CONFIG_PHY_RESET 1
  47. #define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
  48. /*
  49. * Command line configuration.
  50. */
  51. #include <config_cmd_default.h>
  52. #undef CONFIG_CMD_ASKENV
  53. #undef CONFIG_CMD_CACHE
  54. #define CONFIG_CMD_DHCP
  55. #undef CONFIG_CMD_DIAG
  56. #define CONFIG_CMD_EEPROM
  57. #undef CONFIG_CMD_ELF
  58. #define CONFIG_CMD_I2C
  59. #undef CONFIG_CMD_IRQ
  60. #define CONFIG_CMD_JFFS2
  61. #undef CONFIG_CMD_LOG
  62. #undef CONFIG_CMD_MII
  63. #define CONFIG_CMD_NAND
  64. #undef CONFIG_CMD_PING
  65. #define CONFIG_CMD_REGINFO
  66. #undef CONFIG_WATCHDOG /* watchdog disabled */
  67. /*-----------------------------------------------------------------------
  68. * SDRAM
  69. *----------------------------------------------------------------------*/
  70. /*
  71. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  72. */
  73. #define CONFIG_SDRAM_BANK0 1
  74. /* FIX! SDRAM timings used in datasheet */
  75. #define CFG_SDRAM_CL 3 /* CAS latency */
  76. #define CFG_SDRAM_tRP 20 /* PRECHARGE command period */
  77. #define CFG_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
  78. #define CFG_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  79. #define CFG_SDRAM_tRFC 66 /* Auto refresh period */
  80. /*
  81. * JFFS2
  82. */
  83. #define CFG_JFFS2_FIRST_BANK 0
  84. #ifdef CFG_KERNEL_IN_JFFS2
  85. #define CFG_JFFS2_FIRST_SECTOR 0 /* JFFS starts at block 0 */
  86. #else /* kernel not in JFFS */
  87. #define CFG_JFFS2_FIRST_SECTOR 8 /* block 0-7 is kernel (1MB = 8 sectors) */
  88. #endif
  89. #define CFG_JFFS2_NUM_BANKS 1
  90. /*-----------------------------------------------------------------------
  91. * Serial Port
  92. *----------------------------------------------------------------------*/
  93. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  94. #define CFG_BASE_BAUD 691200
  95. #define CONFIG_BAUDRATE 115200
  96. #define CONFIG_SERIAL_MULTI
  97. /* The following table includes the supported baudrates */
  98. #define CFG_BAUDRATE_TABLE \
  99. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  100. /*-----------------------------------------------------------------------
  101. * Miscellaneous configurable options
  102. *----------------------------------------------------------------------*/
  103. #define CFG_LONGHELP /* undef to save memory */
  104. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  105. #if defined(CONFIG_CMD_KGDB)
  106. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  107. #else
  108. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  109. #endif
  110. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  111. #define CFG_MAXARGS 16 /* max number of command args */
  112. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  113. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  114. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  115. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  116. #define CFG_EXTBDINFO 1 /* To use extended board_info (bd_t) */
  117. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  118. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  119. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  120. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  121. #define CONFIG_LOOPW 1 /* enable loopw command */
  122. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  123. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  124. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  125. /*-----------------------------------------------------------------------
  126. * I2C
  127. *----------------------------------------------------------------------*/
  128. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  129. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  130. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  131. #define CFG_I2C_SLAVE 0x7F
  132. #define CFG_I2C_EEPROM_ADDR 0x50 /* base address */
  133. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* bytes of address */
  134. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 8 byte write page size */
  135. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  136. #define CFG_EEPROM_SIZE 0x2000
  137. /*-----------------------------------------------------------------------
  138. * Start addresses for the final memory configuration
  139. * (Set up by the startup code)
  140. * Please note that CFG_SDRAM_BASE _must_ start at 0
  141. */
  142. #define CFG_SDRAM_BASE 0x00000000
  143. #define CFG_FLASH_BASE 0xFFC00000
  144. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  145. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  146. #define CFG_MONITOR_BASE (TEXT_BASE)
  147. /*
  148. * For booting Linux, the board info and command line data
  149. * have to be in the first 8 MB of memory, since this is
  150. * the maximum mapped by the Linux kernel during initialization.
  151. */
  152. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  153. /*-----------------------------------------------------------------------
  154. * FLASH organization
  155. */
  156. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  157. #define CONFIG_FLASH_CFI_DRIVER
  158. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  159. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  160. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  161. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  162. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  163. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  164. #define CFG_FLASH_INCREMENT 0 /* there is only one bank */
  165. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  166. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  167. #ifdef CFG_ENV_IS_IN_FLASH
  168. #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  169. /* the environment is located before u-boot */
  170. #define CFG_ENV_ADDR (TEXT_BASE - CFG_ENV_SECT_SIZE)
  171. /* Address and size of Redundant Environment Sector */
  172. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  173. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SECT_SIZE)
  174. #endif
  175. #ifdef CFG_ENV_IS_IN_EEPROM
  176. #define CFG_ENV_SIZE 0x400 /* Size of Environment vars */
  177. #define CFG_ENV_OFFSET 0x00000000
  178. #define CFG_ENABLE_CRC_16 1 /* Intrinsyc formatting used crc16 */
  179. #endif
  180. /* partly from PPCBoot */
  181. /* NAND */
  182. #define CONFIG_NAND
  183. #ifdef CONFIG_NAND
  184. #define CFG_NAND_BASE 0x60000000
  185. #define CFG_NAND_CS 10 /* our CS is GPIO10 */
  186. #define CFG_NAND_RDY 23 /* our RDY is GPIO23 */
  187. #define CFG_NAND_CE 24 /* our CE is GPIO24 */
  188. #define CFG_NAND_CLE 31 /* our CLE is GPIO31 */
  189. #define CFG_NAND_ALE 30 /* our ALE is GPIO30 */
  190. #define NAND_MAX_CHIPS 1
  191. #define CFG_MAX_NAND_DEVICE 1
  192. #endif
  193. /*-----------------------------------------------------------------------
  194. * Definitions for initial stack pointer and data area (in data cache)
  195. */
  196. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  197. /* see ./cpu/ppc4xx/start.S */
  198. #define CFG_TEMP_STACK_OCM 1
  199. /* On Chip Memory location */
  200. #define CFG_OCM_DATA_ADDR 0xF8000000
  201. #define CFG_OCM_DATA_SIZE 0x1000
  202. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of OCM */
  203. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  204. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  205. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  206. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  207. /*-----------------------------------------------------------------------
  208. * External Bus Controller (EBC) Setup
  209. * Taken from PPCBoot board/icecube/icecube.h
  210. */
  211. /* see ./cpu/ppc4xx/cpu_init.c ./cpu/ppc4xx/ndfc.c */
  212. #define CFG_EBC_PB0AP 0x04002480
  213. /* AMD NOR flash - this corresponds to FLASH_BASE so may be correct */
  214. #define CFG_EBC_PB0CR 0xFFC5A000
  215. #define CFG_EBC_PB1AP 0x04005480
  216. #define CFG_EBC_PB1CR 0x60018000
  217. #define CFG_EBC_PB2AP 0x00000000
  218. #define CFG_EBC_PB2CR 0x00000000
  219. #define CFG_EBC_PB3AP 0x00000000
  220. #define CFG_EBC_PB3CR 0x00000000
  221. #define CFG_EBC_PB4AP 0x00000000
  222. #define CFG_EBC_PB4CR 0x00000000
  223. /*-----------------------------------------------------------------------
  224. * Definitions for GPIO setup (PPC405EP specific)
  225. *
  226. * Taken in part from PPCBoot board/icecube/icecube.h
  227. */
  228. /* see ./cpu/ppc4xx/cpu_init.c ./cpu/ppc4xx/start.S */
  229. #define CFG_GPIO0_OSRH 0x55555550
  230. #define CFG_GPIO0_OSRL 0x00000110
  231. #define CFG_GPIO0_ISR1H 0x00000000
  232. #define CFG_GPIO0_ISR1L 0x15555445
  233. #define CFG_GPIO0_TSRH 0x00000000
  234. #define CFG_GPIO0_TSRL 0x00000000
  235. #define CFG_GPIO0_TCR 0xFFFF8097
  236. #define CFG_GPIO0_ODR 0x00000000
  237. #if defined(CONFIG_CMD_KGDB)
  238. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  239. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  240. #endif
  241. /* ENVIRONMENT VARS */
  242. #define CONFIG_IPADDR 192.168.1.67
  243. #define CONFIG_SERVERIP 192.168.1.50
  244. #define CONFIG_GATEWAYIP 192.168.1.1
  245. #define CONFIG_NETMASK 255.255.255.0
  246. #define CONFIG_LOADADDR 300000
  247. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  248. /* pass open firmware flat tree */
  249. #define CONFIG_OF_LIBFDT 1
  250. #endif /* __CONFIG_H */