inka4x0.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  32. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* Use misc_init_r() */
  37. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. /*
  45. * PCI Mapping:
  46. * 0x40000000 - 0x4fffffff - PCI Memory
  47. * 0x50000000 - 0x50ffffff - PCI IO Space
  48. */
  49. #define CONFIG_PCI 1
  50. #define CONFIG_PCI_PNP 1
  51. #define CONFIG_PCI_SCAN_SHOW 1
  52. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  53. #define CONFIG_PCI_MEM_BUS 0x40000000
  54. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  55. #define CONFIG_PCI_MEM_SIZE 0x10000000
  56. #define CONFIG_PCI_IO_BUS 0x50000000
  57. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  58. #define CONFIG_PCI_IO_SIZE 0x01000000
  59. #define CONFIG_SYS_XLB_PIPELINING 1
  60. /* Partitions */
  61. #define CONFIG_MAC_PARTITION
  62. #define CONFIG_DOS_PARTITION
  63. #define CONFIG_ISO_PARTITION
  64. /*
  65. * BOOTP options
  66. */
  67. #define CONFIG_BOOTP_BOOTFILESIZE
  68. #define CONFIG_BOOTP_BOOTPATH
  69. #define CONFIG_BOOTP_GATEWAY
  70. #define CONFIG_BOOTP_HOSTNAME
  71. /*
  72. * Command line configuration.
  73. */
  74. #include <config_cmd_default.h>
  75. #define CONFIG_CMD_DHCP
  76. #define CONFIG_CMD_EXT2
  77. #define CONFIG_CMD_FAT
  78. #define CONFIG_CMD_IDE
  79. #define CONFIG_CMD_NFS
  80. #define CONFIG_CMD_PCI
  81. #define CONFIG_CMD_SNTP
  82. #define CONFIG_CMD_USB
  83. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  84. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  85. # define CONFIG_SYS_LOWBOOT 1
  86. #endif
  87. /*
  88. * Autobooting
  89. */
  90. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  91. #define CONFIG_PREBOOT "echo;" \
  92. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  93. "echo"
  94. #undef CONFIG_BOOTARGS
  95. #define CONFIG_ETHADDR 00:a0:a4:03:00:00
  96. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  97. #define CONFIG_IPADDR 192.168.100.2
  98. #define CONFIG_SERVERIP 192.168.100.1
  99. #define CONFIG_NETMASK 255.255.255.0
  100. #define HOSTNAME inka4x0
  101. #define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
  102. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  103. #define CONFIG_EXTRA_ENV_SETTINGS \
  104. "netdev=eth0\0" \
  105. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  106. "nfsroot=${serverip}:${rootpath}\0" \
  107. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  108. "addip=setenv bootargs ${bootargs} " \
  109. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  110. ":${hostname}:${netdev}:off panic=1\0" \
  111. "addcons=setenv bootargs ${bootargs} " \
  112. "console=ttyS0,${baudrate}\0" \
  113. "flash_nfs=run nfsargs addip addcons;" \
  114. "bootm ${kernel_addr}\0" \
  115. "net_nfs=tftp 200000 ${bootfile};" \
  116. "run nfsargs addip addcons;bootm\0" \
  117. "enable_disp=mw.l 100000 04000000 1;" \
  118. "cp.l 100000 f0000b20 1;" \
  119. "cp.l 100000 f0000b28 1\0" \
  120. "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
  121. "ide_boot=ext2load ide 0:1 200000 uImage;" \
  122. "run ideargs addip addcons enable_disp;bootm\0" \
  123. "brightness=255\0" \
  124. ""
  125. #define CONFIG_BOOTCOMMAND "run ide_boot"
  126. /*
  127. * IPB Bus clocking configuration.
  128. */
  129. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  130. /*
  131. * Flash configuration
  132. */
  133. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  134. #define CONFIG_FLASH_CFI_DRIVER 1
  135. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  136. #define CONFIG_SYS_FLASH_SIZE 0x00200000
  137. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  138. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  139. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  140. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  141. /*
  142. * Environment settings
  143. */
  144. #define CONFIG_ENV_IS_IN_FLASH 1
  145. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
  146. #define CONFIG_ENV_SIZE 0x2000
  147. #define CONFIG_ENV_SECT_SIZE 0x2000
  148. #define CONFIG_ENV_OVERWRITE 1
  149. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  150. /*
  151. * Memory map
  152. */
  153. #define CONFIG_SYS_MBAR 0xF0000000
  154. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  155. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  156. /*
  157. * SDRAM controller configuration
  158. */
  159. #undef CONFIG_SDR_MT48LC16M16A2
  160. #undef CONFIG_DDR_MT46V16M16
  161. #undef CONFIG_DDR_MT46V32M16
  162. #undef CONFIG_DDR_HYB25D512160BF
  163. #define CONFIG_DDR_K4H511638C
  164. /* Use ON-Chip SRAM until RAM will be available */
  165. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  166. #ifdef CONFIG_POST
  167. /* preserve space for the post_word at end of on-chip SRAM */
  168. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  169. #else
  170. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  171. #endif
  172. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  173. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  174. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  175. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  176. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  177. # define CONFIG_SYS_RAMBOOT 1
  178. #endif
  179. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  180. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  181. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  182. /*
  183. * Ethernet configuration
  184. */
  185. #define CONFIG_MPC5xxx_FEC 1
  186. #define CONFIG_MPC5xxx_FEC_MII100
  187. /*
  188. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  189. */
  190. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  191. #define CONFIG_PHY_ADDR 0x00
  192. #define CONFIG_MII
  193. /*
  194. * GPIO configuration
  195. *
  196. * use CS1 as gpio_wkup_6 output
  197. * Bit 0 (mask: 0x80000000): 0
  198. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  199. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  200. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  201. * EEPROM
  202. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  203. * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
  204. * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
  205. */
  206. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01001004
  207. /*
  208. * RTC configuration
  209. */
  210. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  211. /*
  212. * Miscellaneous configurable options
  213. */
  214. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  215. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  216. #if defined(CONFIG_CMD_KGDB)
  217. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  218. #else
  219. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  220. #endif
  221. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  222. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  223. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  224. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  225. #if defined(CONFIG_CMD_KGDB)
  226. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  227. #endif
  228. /* Enable an alternate, more extensive memory test */
  229. #define CONFIG_SYS_ALT_MEMTEST
  230. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  231. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  232. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  233. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  234. /*
  235. * Enable loopw command.
  236. */
  237. #define CONFIG_LOOPW
  238. /*
  239. * Various low-level settings
  240. */
  241. #if defined(CONFIG_MPC5200)
  242. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  243. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  244. #else
  245. #define CONFIG_SYS_HID0_INIT 0
  246. #define CONFIG_SYS_HID0_FINAL 0
  247. #endif
  248. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  249. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  250. #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  251. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  252. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  253. /* 32Mbit SRAM @0x30000000 */
  254. #define CONFIG_SYS_CS1_START 0x30000000
  255. #define CONFIG_SYS_CS1_SIZE 0x00400000
  256. #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  257. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  258. #define CONFIG_SYS_CS2_START 0x80000000
  259. #define CONFIG_SYS_CS2_SIZE 0x0001000
  260. #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  261. /* GPIO in @0x30400000 */
  262. #define CONFIG_SYS_CS3_START 0x30400000
  263. #define CONFIG_SYS_CS3_SIZE 0x00100000
  264. #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  265. #define CONFIG_SYS_CS_BURST 0x00000000
  266. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  267. /*-----------------------------------------------------------------------
  268. * USB stuff
  269. *-----------------------------------------------------------------------
  270. */
  271. #define CONFIG_USB_OHCI
  272. #define CONFIG_USB_CLOCK 0x00015555
  273. #define CONFIG_USB_CONFIG 0x00001000
  274. #define CONFIG_USB_STORAGE
  275. /*-----------------------------------------------------------------------
  276. * IDE/ATA stuff Supports IDE harddisk
  277. *-----------------------------------------------------------------------
  278. */
  279. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  280. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  281. #undef CONFIG_IDE_LED /* LED for ide not supported */
  282. #define CONFIG_IDE_RESET /* reset for ide supported */
  283. #define CONFIG_IDE_PREINIT
  284. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  285. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  286. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  287. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  288. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  289. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  290. #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  291. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  292. #define CONFIG_ATAPI 1
  293. #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  294. #endif /* __CONFIG_H */