nand_base.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226
  1. /*
  2. * drivers/mtd/nand.c
  3. *
  4. * Overview:
  5. * This is the generic MTD driver for NAND flash devices. It should be
  6. * capable of working with almost all NAND chips currently available.
  7. * Basic support for AG-AND chips is provided.
  8. *
  9. * Additional technical information is available on
  10. * http://www.linux-mtd.infradead.org/doc/nand.html
  11. *
  12. * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
  13. * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
  14. *
  15. * Credits:
  16. * David Woodhouse for adding multichip support
  17. *
  18. * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
  19. * rework for 2K page size chips
  20. *
  21. * TODO:
  22. * Enable cached programming for 2k page size chips
  23. * Check, if mtd->ecctype should be set to MTD_ECC_HW
  24. * if we have HW ecc support.
  25. * The AG-AND chips have nice features for speed improvement,
  26. * which are not supported yet. Read / program 4 pages in one go.
  27. * BBT table is not serialized, has to be fixed
  28. *
  29. * This program is free software; you can redistribute it and/or modify
  30. * it under the terms of the GNU General Public License version 2 as
  31. * published by the Free Software Foundation.
  32. *
  33. */
  34. #include <common.h>
  35. #define ENOTSUPP 524 /* Operation is not supported */
  36. #include <malloc.h>
  37. #include <watchdog.h>
  38. #include <linux/err.h>
  39. #include <linux/compat.h>
  40. #include <linux/mtd/mtd.h>
  41. #include <linux/mtd/nand.h>
  42. #include <linux/mtd/nand_ecc.h>
  43. #include <linux/mtd/nand_bch.h>
  44. #ifdef CONFIG_MTD_PARTITIONS
  45. #include <linux/mtd/partitions.h>
  46. #endif
  47. #include <asm/io.h>
  48. #include <asm/errno.h>
  49. /*
  50. * CONFIG_SYS_NAND_RESET_CNT is used as a timeout mechanism when resetting
  51. * a flash. NAND flash is initialized prior to interrupts so standard timers
  52. * can't be used. CONFIG_SYS_NAND_RESET_CNT should be set to a value
  53. * which is greater than (max NAND reset time / NAND status read time).
  54. * A conservative default of 200000 (500 us / 25 ns) is used as a default.
  55. */
  56. #ifndef CONFIG_SYS_NAND_RESET_CNT
  57. #define CONFIG_SYS_NAND_RESET_CNT 200000
  58. #endif
  59. /* Define default oob placement schemes for large and small page devices */
  60. static struct nand_ecclayout nand_oob_8 = {
  61. .eccbytes = 3,
  62. .eccpos = {0, 1, 2},
  63. .oobfree = {
  64. {.offset = 3,
  65. .length = 2},
  66. {.offset = 6,
  67. .length = 2} }
  68. };
  69. static struct nand_ecclayout nand_oob_16 = {
  70. .eccbytes = 6,
  71. .eccpos = {0, 1, 2, 3, 6, 7},
  72. .oobfree = {
  73. {.offset = 8,
  74. . length = 8} }
  75. };
  76. static struct nand_ecclayout nand_oob_64 = {
  77. .eccbytes = 24,
  78. .eccpos = {
  79. 40, 41, 42, 43, 44, 45, 46, 47,
  80. 48, 49, 50, 51, 52, 53, 54, 55,
  81. 56, 57, 58, 59, 60, 61, 62, 63},
  82. .oobfree = {
  83. {.offset = 2,
  84. .length = 38} }
  85. };
  86. static struct nand_ecclayout nand_oob_128 = {
  87. .eccbytes = 48,
  88. .eccpos = {
  89. 80, 81, 82, 83, 84, 85, 86, 87,
  90. 88, 89, 90, 91, 92, 93, 94, 95,
  91. 96, 97, 98, 99, 100, 101, 102, 103,
  92. 104, 105, 106, 107, 108, 109, 110, 111,
  93. 112, 113, 114, 115, 116, 117, 118, 119,
  94. 120, 121, 122, 123, 124, 125, 126, 127},
  95. .oobfree = {
  96. {.offset = 2,
  97. .length = 78} }
  98. };
  99. static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
  100. int new_state);
  101. static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
  102. struct mtd_oob_ops *ops);
  103. static int nand_wait(struct mtd_info *mtd, struct nand_chip *this);
  104. static int check_offs_len(struct mtd_info *mtd,
  105. loff_t ofs, uint64_t len)
  106. {
  107. struct nand_chip *chip = mtd->priv;
  108. int ret = 0;
  109. /* Start address must align on block boundary */
  110. if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
  111. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__);
  112. ret = -EINVAL;
  113. }
  114. /* Length must align on block boundary */
  115. if (len & ((1 << chip->phys_erase_shift) - 1)) {
  116. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n",
  117. __func__);
  118. ret = -EINVAL;
  119. }
  120. /* Do not allow past end of device */
  121. if (ofs + len > mtd->size) {
  122. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Past end of device\n",
  123. __func__);
  124. ret = -EINVAL;
  125. }
  126. return ret;
  127. }
  128. /**
  129. * nand_release_device - [GENERIC] release chip
  130. * @mtd: MTD device structure
  131. *
  132. * Deselect, release chip lock and wake up anyone waiting on the device
  133. */
  134. static void nand_release_device(struct mtd_info *mtd)
  135. {
  136. struct nand_chip *chip = mtd->priv;
  137. /* De-select the NAND device */
  138. chip->select_chip(mtd, -1);
  139. }
  140. /**
  141. * nand_read_byte - [DEFAULT] read one byte from the chip
  142. * @mtd: MTD device structure
  143. *
  144. * Default read function for 8bit buswith
  145. */
  146. uint8_t nand_read_byte(struct mtd_info *mtd)
  147. {
  148. struct nand_chip *chip = mtd->priv;
  149. return readb(chip->IO_ADDR_R);
  150. }
  151. /**
  152. * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
  153. * @mtd: MTD device structure
  154. *
  155. * Default read function for 16bit buswith with
  156. * endianess conversion
  157. */
  158. static uint8_t nand_read_byte16(struct mtd_info *mtd)
  159. {
  160. struct nand_chip *chip = mtd->priv;
  161. return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
  162. }
  163. /**
  164. * nand_read_word - [DEFAULT] read one word from the chip
  165. * @mtd: MTD device structure
  166. *
  167. * Default read function for 16bit buswith without
  168. * endianess conversion
  169. */
  170. static u16 nand_read_word(struct mtd_info *mtd)
  171. {
  172. struct nand_chip *chip = mtd->priv;
  173. return readw(chip->IO_ADDR_R);
  174. }
  175. /**
  176. * nand_select_chip - [DEFAULT] control CE line
  177. * @mtd: MTD device structure
  178. * @chipnr: chipnumber to select, -1 for deselect
  179. *
  180. * Default select function for 1 chip devices.
  181. */
  182. static void nand_select_chip(struct mtd_info *mtd, int chipnr)
  183. {
  184. struct nand_chip *chip = mtd->priv;
  185. switch (chipnr) {
  186. case -1:
  187. chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
  188. break;
  189. case 0:
  190. break;
  191. default:
  192. BUG();
  193. }
  194. }
  195. /**
  196. * nand_write_buf - [DEFAULT] write buffer to chip
  197. * @mtd: MTD device structure
  198. * @buf: data buffer
  199. * @len: number of bytes to write
  200. *
  201. * Default write function for 8bit buswith
  202. */
  203. void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  204. {
  205. int i;
  206. struct nand_chip *chip = mtd->priv;
  207. for (i = 0; i < len; i++)
  208. writeb(buf[i], chip->IO_ADDR_W);
  209. }
  210. /**
  211. * nand_read_buf - [DEFAULT] read chip data into buffer
  212. * @mtd: MTD device structure
  213. * @buf: buffer to store date
  214. * @len: number of bytes to read
  215. *
  216. * Default read function for 8bit buswith
  217. */
  218. void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  219. {
  220. int i;
  221. struct nand_chip *chip = mtd->priv;
  222. for (i = 0; i < len; i++)
  223. buf[i] = readb(chip->IO_ADDR_R);
  224. }
  225. /**
  226. * nand_verify_buf - [DEFAULT] Verify chip data against buffer
  227. * @mtd: MTD device structure
  228. * @buf: buffer containing the data to compare
  229. * @len: number of bytes to compare
  230. *
  231. * Default verify function for 8bit buswith
  232. */
  233. static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  234. {
  235. int i;
  236. struct nand_chip *chip = mtd->priv;
  237. for (i = 0; i < len; i++)
  238. if (buf[i] != readb(chip->IO_ADDR_R))
  239. return -EFAULT;
  240. return 0;
  241. }
  242. /**
  243. * nand_write_buf16 - [DEFAULT] write buffer to chip
  244. * @mtd: MTD device structure
  245. * @buf: data buffer
  246. * @len: number of bytes to write
  247. *
  248. * Default write function for 16bit buswith
  249. */
  250. void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
  251. {
  252. int i;
  253. struct nand_chip *chip = mtd->priv;
  254. u16 *p = (u16 *) buf;
  255. len >>= 1;
  256. for (i = 0; i < len; i++)
  257. writew(p[i], chip->IO_ADDR_W);
  258. }
  259. /**
  260. * nand_read_buf16 - [DEFAULT] read chip data into buffer
  261. * @mtd: MTD device structure
  262. * @buf: buffer to store date
  263. * @len: number of bytes to read
  264. *
  265. * Default read function for 16bit buswith
  266. */
  267. void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
  268. {
  269. int i;
  270. struct nand_chip *chip = mtd->priv;
  271. u16 *p = (u16 *) buf;
  272. len >>= 1;
  273. for (i = 0; i < len; i++)
  274. p[i] = readw(chip->IO_ADDR_R);
  275. }
  276. /**
  277. * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
  278. * @mtd: MTD device structure
  279. * @buf: buffer containing the data to compare
  280. * @len: number of bytes to compare
  281. *
  282. * Default verify function for 16bit buswith
  283. */
  284. static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
  285. {
  286. int i;
  287. struct nand_chip *chip = mtd->priv;
  288. u16 *p = (u16 *) buf;
  289. len >>= 1;
  290. for (i = 0; i < len; i++)
  291. if (p[i] != readw(chip->IO_ADDR_R))
  292. return -EFAULT;
  293. return 0;
  294. }
  295. /**
  296. * nand_block_bad - [DEFAULT] Read bad block marker from the chip
  297. * @mtd: MTD device structure
  298. * @ofs: offset from device start
  299. * @getchip: 0, if the chip is already selected
  300. *
  301. * Check, if the block is bad.
  302. */
  303. static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
  304. {
  305. int page, chipnr, res = 0;
  306. struct nand_chip *chip = mtd->priv;
  307. u16 bad;
  308. if (chip->options & NAND_BBT_SCANLASTPAGE)
  309. ofs += mtd->erasesize - mtd->writesize;
  310. page = (int)(ofs >> chip->page_shift) & chip->pagemask;
  311. if (getchip) {
  312. chipnr = (int)(ofs >> chip->chip_shift);
  313. nand_get_device(chip, mtd, FL_READING);
  314. /* Select the NAND device */
  315. chip->select_chip(mtd, chipnr);
  316. }
  317. if (chip->options & NAND_BUSWIDTH_16) {
  318. chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
  319. page);
  320. bad = cpu_to_le16(chip->read_word(mtd));
  321. if (chip->badblockpos & 0x1)
  322. bad >>= 8;
  323. else
  324. bad &= 0xFF;
  325. } else {
  326. chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
  327. bad = chip->read_byte(mtd);
  328. }
  329. if (likely(chip->badblockbits == 8))
  330. res = bad != 0xFF;
  331. else
  332. res = hweight8(bad) < chip->badblockbits;
  333. if (getchip)
  334. nand_release_device(mtd);
  335. return res;
  336. }
  337. /**
  338. * nand_default_block_markbad - [DEFAULT] mark a block bad
  339. * @mtd: MTD device structure
  340. * @ofs: offset from device start
  341. *
  342. * This is the default implementation, which can be overridden by
  343. * a hardware specific driver.
  344. */
  345. static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
  346. {
  347. struct nand_chip *chip = mtd->priv;
  348. uint8_t buf[2] = { 0, 0 };
  349. int block, ret, i = 0;
  350. if (chip->options & NAND_BBT_SCANLASTPAGE)
  351. ofs += mtd->erasesize - mtd->writesize;
  352. /* Get block number */
  353. block = (int)(ofs >> chip->bbt_erase_shift);
  354. if (chip->bbt)
  355. chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
  356. /* Do we have a flash based bad block table ? */
  357. if (chip->options & NAND_USE_FLASH_BBT)
  358. ret = nand_update_bbt(mtd, ofs);
  359. else {
  360. nand_get_device(chip, mtd, FL_WRITING);
  361. /* Write to first two pages and to byte 1 and 6 if necessary.
  362. * If we write to more than one location, the first error
  363. * encountered quits the procedure. We write two bytes per
  364. * location, so we dont have to mess with 16 bit access.
  365. */
  366. do {
  367. chip->ops.len = chip->ops.ooblen = 2;
  368. chip->ops.datbuf = NULL;
  369. chip->ops.oobbuf = buf;
  370. chip->ops.ooboffs = chip->badblockpos & ~0x01;
  371. ret = nand_do_write_oob(mtd, ofs, &chip->ops);
  372. if (!ret && (chip->options & NAND_BBT_SCANBYTE1AND6)) {
  373. chip->ops.ooboffs = NAND_SMALL_BADBLOCK_POS
  374. & ~0x01;
  375. ret = nand_do_write_oob(mtd, ofs, &chip->ops);
  376. }
  377. i++;
  378. ofs += mtd->writesize;
  379. } while (!ret && (chip->options & NAND_BBT_SCAN2NDPAGE) &&
  380. i < 2);
  381. nand_release_device(mtd);
  382. }
  383. if (!ret)
  384. mtd->ecc_stats.badblocks++;
  385. return ret;
  386. }
  387. /**
  388. * nand_check_wp - [GENERIC] check if the chip is write protected
  389. * @mtd: MTD device structure
  390. * Check, if the device is write protected
  391. *
  392. * The function expects, that the device is already selected
  393. */
  394. static int nand_check_wp(struct mtd_info *mtd)
  395. {
  396. struct nand_chip *chip = mtd->priv;
  397. /* broken xD cards report WP despite being writable */
  398. if (chip->options & NAND_BROKEN_XD)
  399. return 0;
  400. /* Check the WP bit */
  401. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  402. return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
  403. }
  404. /**
  405. * nand_block_checkbad - [GENERIC] Check if a block is marked bad
  406. * @mtd: MTD device structure
  407. * @ofs: offset from device start
  408. * @getchip: 0, if the chip is already selected
  409. * @allowbbt: 1, if its allowed to access the bbt area
  410. *
  411. * Check, if the block is bad. Either by reading the bad block table or
  412. * calling of the scan function.
  413. */
  414. static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
  415. int allowbbt)
  416. {
  417. struct nand_chip *chip = mtd->priv;
  418. if (!(chip->options & NAND_BBT_SCANNED)) {
  419. chip->options |= NAND_BBT_SCANNED;
  420. chip->scan_bbt(mtd);
  421. }
  422. if (!chip->bbt)
  423. return chip->block_bad(mtd, ofs, getchip);
  424. /* Return info from the table */
  425. return nand_isbad_bbt(mtd, ofs, allowbbt);
  426. }
  427. /*
  428. * Wait for the ready pin, after a command
  429. * The timeout is catched later.
  430. */
  431. void nand_wait_ready(struct mtd_info *mtd)
  432. {
  433. struct nand_chip *chip = mtd->priv;
  434. u32 timeo = (CONFIG_SYS_HZ * 20) / 1000;
  435. u32 time_start;
  436. time_start = get_timer(0);
  437. /* wait until command is processed or timeout occures */
  438. while (get_timer(time_start) < timeo) {
  439. if (chip->dev_ready)
  440. if (chip->dev_ready(mtd))
  441. break;
  442. }
  443. }
  444. /**
  445. * nand_command - [DEFAULT] Send command to NAND device
  446. * @mtd: MTD device structure
  447. * @command: the command to be sent
  448. * @column: the column address for this command, -1 if none
  449. * @page_addr: the page address for this command, -1 if none
  450. *
  451. * Send command to NAND device. This function is used for small page
  452. * devices (256/512 Bytes per page)
  453. */
  454. static void nand_command(struct mtd_info *mtd, unsigned int command,
  455. int column, int page_addr)
  456. {
  457. register struct nand_chip *chip = mtd->priv;
  458. int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
  459. uint32_t rst_sts_cnt = CONFIG_SYS_NAND_RESET_CNT;
  460. /*
  461. * Write out the command to the device.
  462. */
  463. if (command == NAND_CMD_SEQIN) {
  464. int readcmd;
  465. if (column >= mtd->writesize) {
  466. /* OOB area */
  467. column -= mtd->writesize;
  468. readcmd = NAND_CMD_READOOB;
  469. } else if (column < 256) {
  470. /* First 256 bytes --> READ0 */
  471. readcmd = NAND_CMD_READ0;
  472. } else {
  473. column -= 256;
  474. readcmd = NAND_CMD_READ1;
  475. }
  476. chip->cmd_ctrl(mtd, readcmd, ctrl);
  477. ctrl &= ~NAND_CTRL_CHANGE;
  478. }
  479. chip->cmd_ctrl(mtd, command, ctrl);
  480. /*
  481. * Address cycle, when necessary
  482. */
  483. ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
  484. /* Serially input address */
  485. if (column != -1) {
  486. /* Adjust columns for 16 bit buswidth */
  487. if (chip->options & NAND_BUSWIDTH_16)
  488. column >>= 1;
  489. chip->cmd_ctrl(mtd, column, ctrl);
  490. ctrl &= ~NAND_CTRL_CHANGE;
  491. }
  492. if (page_addr != -1) {
  493. chip->cmd_ctrl(mtd, page_addr, ctrl);
  494. ctrl &= ~NAND_CTRL_CHANGE;
  495. chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
  496. /* One more address cycle for devices > 32MiB */
  497. if (chip->chipsize > (32 << 20))
  498. chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
  499. }
  500. chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
  501. /*
  502. * program and erase have their own busy handlers
  503. * status and sequential in needs no delay
  504. */
  505. switch (command) {
  506. case NAND_CMD_PAGEPROG:
  507. case NAND_CMD_ERASE1:
  508. case NAND_CMD_ERASE2:
  509. case NAND_CMD_SEQIN:
  510. case NAND_CMD_STATUS:
  511. return;
  512. case NAND_CMD_RESET:
  513. if (chip->dev_ready)
  514. break;
  515. udelay(chip->chip_delay);
  516. chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
  517. NAND_CTRL_CLE | NAND_CTRL_CHANGE);
  518. chip->cmd_ctrl(mtd,
  519. NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
  520. while (!(chip->read_byte(mtd) & NAND_STATUS_READY) &&
  521. (rst_sts_cnt--));
  522. return;
  523. /* This applies to read commands */
  524. default:
  525. /*
  526. * If we don't have access to the busy pin, we apply the given
  527. * command delay
  528. */
  529. if (!chip->dev_ready) {
  530. udelay(chip->chip_delay);
  531. return;
  532. }
  533. }
  534. /* Apply this short delay always to ensure that we do wait tWB in
  535. * any case on any machine. */
  536. ndelay(100);
  537. nand_wait_ready(mtd);
  538. }
  539. /**
  540. * nand_command_lp - [DEFAULT] Send command to NAND large page device
  541. * @mtd: MTD device structure
  542. * @command: the command to be sent
  543. * @column: the column address for this command, -1 if none
  544. * @page_addr: the page address for this command, -1 if none
  545. *
  546. * Send command to NAND device. This is the version for the new large page
  547. * devices We dont have the separate regions as we have in the small page
  548. * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
  549. */
  550. static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
  551. int column, int page_addr)
  552. {
  553. register struct nand_chip *chip = mtd->priv;
  554. uint32_t rst_sts_cnt = CONFIG_SYS_NAND_RESET_CNT;
  555. /* Emulate NAND_CMD_READOOB */
  556. if (command == NAND_CMD_READOOB) {
  557. column += mtd->writesize;
  558. command = NAND_CMD_READ0;
  559. }
  560. /* Command latch cycle */
  561. chip->cmd_ctrl(mtd, command & 0xff,
  562. NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
  563. if (column != -1 || page_addr != -1) {
  564. int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
  565. /* Serially input address */
  566. if (column != -1) {
  567. /* Adjust columns for 16 bit buswidth */
  568. if (chip->options & NAND_BUSWIDTH_16)
  569. column >>= 1;
  570. chip->cmd_ctrl(mtd, column, ctrl);
  571. ctrl &= ~NAND_CTRL_CHANGE;
  572. chip->cmd_ctrl(mtd, column >> 8, ctrl);
  573. }
  574. if (page_addr != -1) {
  575. chip->cmd_ctrl(mtd, page_addr, ctrl);
  576. chip->cmd_ctrl(mtd, page_addr >> 8,
  577. NAND_NCE | NAND_ALE);
  578. /* One more address cycle for devices > 128MiB */
  579. if (chip->chipsize > (128 << 20))
  580. chip->cmd_ctrl(mtd, page_addr >> 16,
  581. NAND_NCE | NAND_ALE);
  582. }
  583. }
  584. chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
  585. /*
  586. * program and erase have their own busy handlers
  587. * status, sequential in, and deplete1 need no delay
  588. */
  589. switch (command) {
  590. case NAND_CMD_CACHEDPROG:
  591. case NAND_CMD_PAGEPROG:
  592. case NAND_CMD_ERASE1:
  593. case NAND_CMD_ERASE2:
  594. case NAND_CMD_SEQIN:
  595. case NAND_CMD_RNDIN:
  596. case NAND_CMD_STATUS:
  597. case NAND_CMD_DEPLETE1:
  598. return;
  599. /*
  600. * read error status commands require only a short delay
  601. */
  602. case NAND_CMD_STATUS_ERROR:
  603. case NAND_CMD_STATUS_ERROR0:
  604. case NAND_CMD_STATUS_ERROR1:
  605. case NAND_CMD_STATUS_ERROR2:
  606. case NAND_CMD_STATUS_ERROR3:
  607. udelay(chip->chip_delay);
  608. return;
  609. case NAND_CMD_RESET:
  610. if (chip->dev_ready)
  611. break;
  612. udelay(chip->chip_delay);
  613. chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
  614. NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
  615. chip->cmd_ctrl(mtd, NAND_CMD_NONE,
  616. NAND_NCE | NAND_CTRL_CHANGE);
  617. while (!(chip->read_byte(mtd) & NAND_STATUS_READY) &&
  618. (rst_sts_cnt--));
  619. return;
  620. case NAND_CMD_RNDOUT:
  621. /* No ready / busy check necessary */
  622. chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
  623. NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
  624. chip->cmd_ctrl(mtd, NAND_CMD_NONE,
  625. NAND_NCE | NAND_CTRL_CHANGE);
  626. return;
  627. case NAND_CMD_READ0:
  628. chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
  629. NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
  630. chip->cmd_ctrl(mtd, NAND_CMD_NONE,
  631. NAND_NCE | NAND_CTRL_CHANGE);
  632. /* This applies to read commands */
  633. default:
  634. /*
  635. * If we don't have access to the busy pin, we apply the given
  636. * command delay
  637. */
  638. if (!chip->dev_ready) {
  639. udelay(chip->chip_delay);
  640. return;
  641. }
  642. }
  643. /* Apply this short delay always to ensure that we do wait tWB in
  644. * any case on any machine. */
  645. ndelay(100);
  646. nand_wait_ready(mtd);
  647. }
  648. /**
  649. * nand_get_device - [GENERIC] Get chip for selected access
  650. * @chip: the nand chip descriptor
  651. * @mtd: MTD device structure
  652. * @new_state: the state which is requested
  653. *
  654. * Get the device and lock it for exclusive access
  655. */
  656. static int
  657. nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
  658. {
  659. chip->state = new_state;
  660. return 0;
  661. }
  662. /**
  663. * nand_wait - [DEFAULT] wait until the command is done
  664. * @mtd: MTD device structure
  665. * @chip: NAND chip structure
  666. *
  667. * Wait for command done. This applies to erase and program only
  668. * Erase can take up to 400ms and program up to 20ms according to
  669. * general NAND and SmartMedia specs
  670. */
  671. static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
  672. {
  673. unsigned long timeo;
  674. int state = chip->state;
  675. u32 time_start;
  676. if (state == FL_ERASING)
  677. timeo = (CONFIG_SYS_HZ * 400) / 1000;
  678. else
  679. timeo = (CONFIG_SYS_HZ * 20) / 1000;
  680. if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
  681. chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
  682. else
  683. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  684. time_start = get_timer(0);
  685. while (1) {
  686. if (get_timer(time_start) > timeo) {
  687. printf("Timeout!");
  688. return 0x01;
  689. }
  690. if (chip->dev_ready) {
  691. if (chip->dev_ready(mtd))
  692. break;
  693. } else {
  694. if (chip->read_byte(mtd) & NAND_STATUS_READY)
  695. break;
  696. }
  697. }
  698. #ifdef PPCHAMELON_NAND_TIMER_HACK
  699. time_start = get_timer(0);
  700. while (get_timer(time_start) < 10)
  701. ;
  702. #endif /* PPCHAMELON_NAND_TIMER_HACK */
  703. return (int)chip->read_byte(mtd);
  704. }
  705. /**
  706. * nand_read_page_raw - [Intern] read raw page data without ecc
  707. * @mtd: mtd info structure
  708. * @chip: nand chip info structure
  709. * @buf: buffer to store read data
  710. * @page: page number to read
  711. *
  712. * Not for syndrome calculating ecc controllers, which use a special oob layout
  713. */
  714. static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
  715. uint8_t *buf, int page)
  716. {
  717. chip->read_buf(mtd, buf, mtd->writesize);
  718. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  719. return 0;
  720. }
  721. /**
  722. * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc
  723. * @mtd: mtd info structure
  724. * @chip: nand chip info structure
  725. * @buf: buffer to store read data
  726. * @page: page number to read
  727. *
  728. * We need a special oob layout and handling even when OOB isn't used.
  729. */
  730. static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
  731. struct nand_chip *chip,
  732. uint8_t *buf, int page)
  733. {
  734. int eccsize = chip->ecc.size;
  735. int eccbytes = chip->ecc.bytes;
  736. uint8_t *oob = chip->oob_poi;
  737. int steps, size;
  738. for (steps = chip->ecc.steps; steps > 0; steps--) {
  739. chip->read_buf(mtd, buf, eccsize);
  740. buf += eccsize;
  741. if (chip->ecc.prepad) {
  742. chip->read_buf(mtd, oob, chip->ecc.prepad);
  743. oob += chip->ecc.prepad;
  744. }
  745. chip->read_buf(mtd, oob, eccbytes);
  746. oob += eccbytes;
  747. if (chip->ecc.postpad) {
  748. chip->read_buf(mtd, oob, chip->ecc.postpad);
  749. oob += chip->ecc.postpad;
  750. }
  751. }
  752. size = mtd->oobsize - (oob - chip->oob_poi);
  753. if (size)
  754. chip->read_buf(mtd, oob, size);
  755. return 0;
  756. }
  757. /**
  758. * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
  759. * @mtd: mtd info structure
  760. * @chip: nand chip info structure
  761. * @buf: buffer to store read data
  762. * @page: page number to read
  763. */
  764. static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
  765. uint8_t *buf, int page)
  766. {
  767. int i, eccsize = chip->ecc.size;
  768. int eccbytes = chip->ecc.bytes;
  769. int eccsteps = chip->ecc.steps;
  770. uint8_t *p = buf;
  771. uint8_t *ecc_calc = chip->buffers->ecccalc;
  772. uint8_t *ecc_code = chip->buffers->ecccode;
  773. uint32_t *eccpos = chip->ecc.layout->eccpos;
  774. chip->ecc.read_page_raw(mtd, chip, buf, page);
  775. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
  776. chip->ecc.calculate(mtd, p, &ecc_calc[i]);
  777. for (i = 0; i < chip->ecc.total; i++)
  778. ecc_code[i] = chip->oob_poi[eccpos[i]];
  779. eccsteps = chip->ecc.steps;
  780. p = buf;
  781. for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  782. int stat;
  783. stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
  784. if (stat < 0)
  785. mtd->ecc_stats.failed++;
  786. else
  787. mtd->ecc_stats.corrected += stat;
  788. }
  789. return 0;
  790. }
  791. /**
  792. * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function
  793. * @mtd: mtd info structure
  794. * @chip: nand chip info structure
  795. * @data_offs: offset of requested data within the page
  796. * @readlen: data length
  797. * @bufpoi: buffer to store read data
  798. */
  799. static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
  800. uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
  801. {
  802. int start_step, end_step, num_steps;
  803. uint32_t *eccpos = chip->ecc.layout->eccpos;
  804. uint8_t *p;
  805. int data_col_addr, i, gaps = 0;
  806. int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
  807. int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
  808. int index = 0;
  809. /* Column address wihin the page aligned to ECC size (256bytes). */
  810. start_step = data_offs / chip->ecc.size;
  811. end_step = (data_offs + readlen - 1) / chip->ecc.size;
  812. num_steps = end_step - start_step + 1;
  813. /* Data size aligned to ECC ecc.size*/
  814. datafrag_len = num_steps * chip->ecc.size;
  815. eccfrag_len = num_steps * chip->ecc.bytes;
  816. data_col_addr = start_step * chip->ecc.size;
  817. /* If we read not a page aligned data */
  818. if (data_col_addr != 0)
  819. chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
  820. p = bufpoi + data_col_addr;
  821. chip->read_buf(mtd, p, datafrag_len);
  822. /* Calculate ECC */
  823. for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
  824. chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
  825. /* The performance is faster if to position offsets
  826. according to ecc.pos. Let make sure here that
  827. there are no gaps in ecc positions */
  828. for (i = 0; i < eccfrag_len - 1; i++) {
  829. if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
  830. eccpos[i + start_step * chip->ecc.bytes + 1]) {
  831. gaps = 1;
  832. break;
  833. }
  834. }
  835. if (gaps) {
  836. chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
  837. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  838. } else {
  839. /* send the command to read the particular ecc bytes */
  840. /* take care about buswidth alignment in read_buf */
  841. index = start_step * chip->ecc.bytes;
  842. aligned_pos = eccpos[index] & ~(busw - 1);
  843. aligned_len = eccfrag_len;
  844. if (eccpos[index] & (busw - 1))
  845. aligned_len++;
  846. if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
  847. aligned_len++;
  848. chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
  849. mtd->writesize + aligned_pos, -1);
  850. chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
  851. }
  852. for (i = 0; i < eccfrag_len; i++)
  853. chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
  854. p = bufpoi + data_col_addr;
  855. for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
  856. int stat;
  857. stat = chip->ecc.correct(mtd, p,
  858. &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
  859. if (stat < 0)
  860. mtd->ecc_stats.failed++;
  861. else
  862. mtd->ecc_stats.corrected += stat;
  863. }
  864. return 0;
  865. }
  866. /**
  867. * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
  868. * @mtd: mtd info structure
  869. * @chip: nand chip info structure
  870. * @buf: buffer to store read data
  871. * @page: page number to read
  872. *
  873. * Not for syndrome calculating ecc controllers which need a special oob layout
  874. */
  875. static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
  876. uint8_t *buf, int page)
  877. {
  878. int i, eccsize = chip->ecc.size;
  879. int eccbytes = chip->ecc.bytes;
  880. int eccsteps = chip->ecc.steps;
  881. uint8_t *p = buf;
  882. uint8_t *ecc_calc = chip->buffers->ecccalc;
  883. uint8_t *ecc_code = chip->buffers->ecccode;
  884. uint32_t *eccpos = chip->ecc.layout->eccpos;
  885. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  886. chip->ecc.hwctl(mtd, NAND_ECC_READ);
  887. chip->read_buf(mtd, p, eccsize);
  888. chip->ecc.calculate(mtd, p, &ecc_calc[i]);
  889. }
  890. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  891. for (i = 0; i < chip->ecc.total; i++)
  892. ecc_code[i] = chip->oob_poi[eccpos[i]];
  893. eccsteps = chip->ecc.steps;
  894. p = buf;
  895. for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  896. int stat;
  897. stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
  898. if (stat < 0)
  899. mtd->ecc_stats.failed++;
  900. else
  901. mtd->ecc_stats.corrected += stat;
  902. }
  903. return 0;
  904. }
  905. /**
  906. * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first
  907. * @mtd: mtd info structure
  908. * @chip: nand chip info structure
  909. * @buf: buffer to store read data
  910. * @page: page number to read
  911. *
  912. * Hardware ECC for large page chips, require OOB to be read first.
  913. * For this ECC mode, the write_page method is re-used from ECC_HW.
  914. * These methods read/write ECC from the OOB area, unlike the
  915. * ECC_HW_SYNDROME support with multiple ECC steps, follows the
  916. * "infix ECC" scheme and reads/writes ECC from the data area, by
  917. * overwriting the NAND manufacturer bad block markings.
  918. */
  919. static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
  920. struct nand_chip *chip, uint8_t *buf, int page)
  921. {
  922. int i, eccsize = chip->ecc.size;
  923. int eccbytes = chip->ecc.bytes;
  924. int eccsteps = chip->ecc.steps;
  925. uint8_t *p = buf;
  926. uint8_t *ecc_code = chip->buffers->ecccode;
  927. uint32_t *eccpos = chip->ecc.layout->eccpos;
  928. uint8_t *ecc_calc = chip->buffers->ecccalc;
  929. /* Read the OOB area first */
  930. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  931. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  932. chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
  933. for (i = 0; i < chip->ecc.total; i++)
  934. ecc_code[i] = chip->oob_poi[eccpos[i]];
  935. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  936. int stat;
  937. chip->ecc.hwctl(mtd, NAND_ECC_READ);
  938. chip->read_buf(mtd, p, eccsize);
  939. chip->ecc.calculate(mtd, p, &ecc_calc[i]);
  940. stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
  941. if (stat < 0)
  942. mtd->ecc_stats.failed++;
  943. else
  944. mtd->ecc_stats.corrected += stat;
  945. }
  946. return 0;
  947. }
  948. /**
  949. * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
  950. * @mtd: mtd info structure
  951. * @chip: nand chip info structure
  952. * @buf: buffer to store read data
  953. * @page: page number to read
  954. *
  955. * The hw generator calculates the error syndrome automatically. Therefor
  956. * we need a special oob layout and handling.
  957. */
  958. static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
  959. uint8_t *buf, int page)
  960. {
  961. int i, eccsize = chip->ecc.size;
  962. int eccbytes = chip->ecc.bytes;
  963. int eccsteps = chip->ecc.steps;
  964. uint8_t *p = buf;
  965. uint8_t *oob = chip->oob_poi;
  966. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  967. int stat;
  968. chip->ecc.hwctl(mtd, NAND_ECC_READ);
  969. chip->read_buf(mtd, p, eccsize);
  970. if (chip->ecc.prepad) {
  971. chip->read_buf(mtd, oob, chip->ecc.prepad);
  972. oob += chip->ecc.prepad;
  973. }
  974. chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
  975. chip->read_buf(mtd, oob, eccbytes);
  976. stat = chip->ecc.correct(mtd, p, oob, NULL);
  977. if (stat < 0)
  978. mtd->ecc_stats.failed++;
  979. else
  980. mtd->ecc_stats.corrected += stat;
  981. oob += eccbytes;
  982. if (chip->ecc.postpad) {
  983. chip->read_buf(mtd, oob, chip->ecc.postpad);
  984. oob += chip->ecc.postpad;
  985. }
  986. }
  987. /* Calculate remaining oob bytes */
  988. i = mtd->oobsize - (oob - chip->oob_poi);
  989. if (i)
  990. chip->read_buf(mtd, oob, i);
  991. return 0;
  992. }
  993. /**
  994. * nand_transfer_oob - [Internal] Transfer oob to client buffer
  995. * @chip: nand chip structure
  996. * @oob: oob destination address
  997. * @ops: oob ops structure
  998. * @len: size of oob to transfer
  999. */
  1000. static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
  1001. struct mtd_oob_ops *ops, size_t len)
  1002. {
  1003. switch (ops->mode) {
  1004. case MTD_OOB_PLACE:
  1005. case MTD_OOB_RAW:
  1006. memcpy(oob, chip->oob_poi + ops->ooboffs, len);
  1007. return oob + len;
  1008. case MTD_OOB_AUTO: {
  1009. struct nand_oobfree *free = chip->ecc.layout->oobfree;
  1010. uint32_t boffs = 0, roffs = ops->ooboffs;
  1011. size_t bytes = 0;
  1012. for (; free->length && len; free++, len -= bytes) {
  1013. /* Read request not from offset 0 ? */
  1014. if (unlikely(roffs)) {
  1015. if (roffs >= free->length) {
  1016. roffs -= free->length;
  1017. continue;
  1018. }
  1019. boffs = free->offset + roffs;
  1020. bytes = min_t(size_t, len,
  1021. (free->length - roffs));
  1022. roffs = 0;
  1023. } else {
  1024. bytes = min_t(size_t, len, free->length);
  1025. boffs = free->offset;
  1026. }
  1027. memcpy(oob, chip->oob_poi + boffs, bytes);
  1028. oob += bytes;
  1029. }
  1030. return oob;
  1031. }
  1032. default:
  1033. BUG();
  1034. }
  1035. return NULL;
  1036. }
  1037. /**
  1038. * nand_do_read_ops - [Internal] Read data with ECC
  1039. *
  1040. * @mtd: MTD device structure
  1041. * @from: offset to read from
  1042. * @ops: oob ops structure
  1043. *
  1044. * Internal function. Called with chip held.
  1045. */
  1046. static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
  1047. struct mtd_oob_ops *ops)
  1048. {
  1049. int chipnr, page, realpage, col, bytes, aligned;
  1050. struct nand_chip *chip = mtd->priv;
  1051. struct mtd_ecc_stats stats;
  1052. int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
  1053. int sndcmd = 1;
  1054. int ret = 0;
  1055. uint32_t readlen = ops->len;
  1056. uint32_t oobreadlen = ops->ooblen;
  1057. uint32_t max_oobsize = ops->mode == MTD_OOB_AUTO ?
  1058. mtd->oobavail : mtd->oobsize;
  1059. uint8_t *bufpoi, *oob, *buf;
  1060. stats = mtd->ecc_stats;
  1061. chipnr = (int)(from >> chip->chip_shift);
  1062. chip->select_chip(mtd, chipnr);
  1063. realpage = (int)(from >> chip->page_shift);
  1064. page = realpage & chip->pagemask;
  1065. col = (int)(from & (mtd->writesize - 1));
  1066. buf = ops->datbuf;
  1067. oob = ops->oobbuf;
  1068. while (1) {
  1069. WATCHDOG_RESET();
  1070. bytes = min(mtd->writesize - col, readlen);
  1071. aligned = (bytes == mtd->writesize);
  1072. /* Is the current page in the buffer ? */
  1073. if (realpage != chip->pagebuf || oob) {
  1074. bufpoi = aligned ? buf : chip->buffers->databuf;
  1075. if (likely(sndcmd)) {
  1076. chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
  1077. sndcmd = 0;
  1078. }
  1079. /* Now read the page into the buffer */
  1080. if (unlikely(ops->mode == MTD_OOB_RAW))
  1081. ret = chip->ecc.read_page_raw(mtd, chip,
  1082. bufpoi, page);
  1083. else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
  1084. ret = chip->ecc.read_subpage(mtd, chip,
  1085. col, bytes, bufpoi);
  1086. else
  1087. ret = chip->ecc.read_page(mtd, chip, bufpoi,
  1088. page);
  1089. if (ret < 0)
  1090. break;
  1091. /* Transfer not aligned data */
  1092. if (!aligned) {
  1093. if (!NAND_SUBPAGE_READ(chip) && !oob &&
  1094. !(mtd->ecc_stats.failed - stats.failed))
  1095. chip->pagebuf = realpage;
  1096. memcpy(buf, chip->buffers->databuf + col, bytes);
  1097. }
  1098. buf += bytes;
  1099. if (unlikely(oob)) {
  1100. int toread = min(oobreadlen, max_oobsize);
  1101. if (toread) {
  1102. oob = nand_transfer_oob(chip,
  1103. oob, ops, toread);
  1104. oobreadlen -= toread;
  1105. }
  1106. }
  1107. if (!(chip->options & NAND_NO_READRDY)) {
  1108. /*
  1109. * Apply delay or wait for ready/busy pin. Do
  1110. * this before the AUTOINCR check, so no
  1111. * problems arise if a chip which does auto
  1112. * increment is marked as NOAUTOINCR by the
  1113. * board driver.
  1114. */
  1115. if (!chip->dev_ready)
  1116. udelay(chip->chip_delay);
  1117. else
  1118. nand_wait_ready(mtd);
  1119. }
  1120. } else {
  1121. memcpy(buf, chip->buffers->databuf + col, bytes);
  1122. buf += bytes;
  1123. }
  1124. readlen -= bytes;
  1125. if (!readlen)
  1126. break;
  1127. /* For subsequent reads align to page boundary. */
  1128. col = 0;
  1129. /* Increment page address */
  1130. realpage++;
  1131. page = realpage & chip->pagemask;
  1132. /* Check, if we cross a chip boundary */
  1133. if (!page) {
  1134. chipnr++;
  1135. chip->select_chip(mtd, -1);
  1136. chip->select_chip(mtd, chipnr);
  1137. }
  1138. /* Check, if the chip supports auto page increment
  1139. * or if we have hit a block boundary.
  1140. */
  1141. if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
  1142. sndcmd = 1;
  1143. }
  1144. ops->retlen = ops->len - (size_t) readlen;
  1145. if (oob)
  1146. ops->oobretlen = ops->ooblen - oobreadlen;
  1147. if (ret)
  1148. return ret;
  1149. if (mtd->ecc_stats.failed - stats.failed)
  1150. return -EBADMSG;
  1151. return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
  1152. }
  1153. /**
  1154. * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
  1155. * @mtd: MTD device structure
  1156. * @from: offset to read from
  1157. * @len: number of bytes to read
  1158. * @retlen: pointer to variable to store the number of read bytes
  1159. * @buf: the databuffer to put data
  1160. *
  1161. * Get hold of the chip and call nand_do_read
  1162. */
  1163. static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
  1164. size_t *retlen, uint8_t *buf)
  1165. {
  1166. struct nand_chip *chip = mtd->priv;
  1167. int ret;
  1168. /* Do not allow reads past end of device */
  1169. if ((from + len) > mtd->size)
  1170. return -EINVAL;
  1171. if (!len)
  1172. return 0;
  1173. nand_get_device(chip, mtd, FL_READING);
  1174. chip->ops.len = len;
  1175. chip->ops.datbuf = buf;
  1176. chip->ops.oobbuf = NULL;
  1177. ret = nand_do_read_ops(mtd, from, &chip->ops);
  1178. *retlen = chip->ops.retlen;
  1179. nand_release_device(mtd);
  1180. return ret;
  1181. }
  1182. /**
  1183. * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
  1184. * @mtd: mtd info structure
  1185. * @chip: nand chip info structure
  1186. * @page: page number to read
  1187. * @sndcmd: flag whether to issue read command or not
  1188. */
  1189. static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
  1190. int page, int sndcmd)
  1191. {
  1192. if (sndcmd) {
  1193. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  1194. sndcmd = 0;
  1195. }
  1196. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  1197. return sndcmd;
  1198. }
  1199. /**
  1200. * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
  1201. * with syndromes
  1202. * @mtd: mtd info structure
  1203. * @chip: nand chip info structure
  1204. * @page: page number to read
  1205. * @sndcmd: flag whether to issue read command or not
  1206. */
  1207. static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
  1208. int page, int sndcmd)
  1209. {
  1210. uint8_t *buf = chip->oob_poi;
  1211. int length = mtd->oobsize;
  1212. int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
  1213. int eccsize = chip->ecc.size;
  1214. uint8_t *bufpoi = buf;
  1215. int i, toread, sndrnd = 0, pos;
  1216. chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
  1217. for (i = 0; i < chip->ecc.steps; i++) {
  1218. if (sndrnd) {
  1219. pos = eccsize + i * (eccsize + chunk);
  1220. if (mtd->writesize > 512)
  1221. chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
  1222. else
  1223. chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
  1224. } else
  1225. sndrnd = 1;
  1226. toread = min_t(int, length, chunk);
  1227. chip->read_buf(mtd, bufpoi, toread);
  1228. bufpoi += toread;
  1229. length -= toread;
  1230. }
  1231. if (length > 0)
  1232. chip->read_buf(mtd, bufpoi, length);
  1233. return 1;
  1234. }
  1235. /**
  1236. * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
  1237. * @mtd: mtd info structure
  1238. * @chip: nand chip info structure
  1239. * @page: page number to write
  1240. */
  1241. static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
  1242. int page)
  1243. {
  1244. int status = 0;
  1245. const uint8_t *buf = chip->oob_poi;
  1246. int length = mtd->oobsize;
  1247. chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
  1248. chip->write_buf(mtd, buf, length);
  1249. /* Send command to program the OOB data */
  1250. chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
  1251. status = chip->waitfunc(mtd, chip);
  1252. return status & NAND_STATUS_FAIL ? -EIO : 0;
  1253. }
  1254. /**
  1255. * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
  1256. * with syndrome - only for large page flash !
  1257. * @mtd: mtd info structure
  1258. * @chip: nand chip info structure
  1259. * @page: page number to write
  1260. */
  1261. static int nand_write_oob_syndrome(struct mtd_info *mtd,
  1262. struct nand_chip *chip, int page)
  1263. {
  1264. int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
  1265. int eccsize = chip->ecc.size, length = mtd->oobsize;
  1266. int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
  1267. const uint8_t *bufpoi = chip->oob_poi;
  1268. /*
  1269. * data-ecc-data-ecc ... ecc-oob
  1270. * or
  1271. * data-pad-ecc-pad-data-pad .... ecc-pad-oob
  1272. */
  1273. if (!chip->ecc.prepad && !chip->ecc.postpad) {
  1274. pos = steps * (eccsize + chunk);
  1275. steps = 0;
  1276. } else
  1277. pos = eccsize;
  1278. chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
  1279. for (i = 0; i < steps; i++) {
  1280. if (sndcmd) {
  1281. if (mtd->writesize <= 512) {
  1282. uint32_t fill = 0xFFFFFFFF;
  1283. len = eccsize;
  1284. while (len > 0) {
  1285. int num = min_t(int, len, 4);
  1286. chip->write_buf(mtd, (uint8_t *)&fill,
  1287. num);
  1288. len -= num;
  1289. }
  1290. } else {
  1291. pos = eccsize + i * (eccsize + chunk);
  1292. chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
  1293. }
  1294. } else
  1295. sndcmd = 1;
  1296. len = min_t(int, length, chunk);
  1297. chip->write_buf(mtd, bufpoi, len);
  1298. bufpoi += len;
  1299. length -= len;
  1300. }
  1301. if (length > 0)
  1302. chip->write_buf(mtd, bufpoi, length);
  1303. chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
  1304. status = chip->waitfunc(mtd, chip);
  1305. return status & NAND_STATUS_FAIL ? -EIO : 0;
  1306. }
  1307. /**
  1308. * nand_do_read_oob - [Intern] NAND read out-of-band
  1309. * @mtd: MTD device structure
  1310. * @from: offset to read from
  1311. * @ops: oob operations description structure
  1312. *
  1313. * NAND read out-of-band data from the spare area
  1314. */
  1315. static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
  1316. struct mtd_oob_ops *ops)
  1317. {
  1318. int page, realpage, chipnr, sndcmd = 1;
  1319. struct nand_chip *chip = mtd->priv;
  1320. int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
  1321. int readlen = ops->ooblen;
  1322. int len;
  1323. uint8_t *buf = ops->oobbuf;
  1324. MTDDEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n",
  1325. __func__, (unsigned long long)from, readlen);
  1326. if (ops->mode == MTD_OOB_AUTO)
  1327. len = chip->ecc.layout->oobavail;
  1328. else
  1329. len = mtd->oobsize;
  1330. if (unlikely(ops->ooboffs >= len)) {
  1331. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read "
  1332. "outside oob\n", __func__);
  1333. return -EINVAL;
  1334. }
  1335. /* Do not allow reads past end of device */
  1336. if (unlikely(from >= mtd->size ||
  1337. ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
  1338. (from >> chip->page_shift)) * len)) {
  1339. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end "
  1340. "of device\n", __func__);
  1341. return -EINVAL;
  1342. }
  1343. chipnr = (int)(from >> chip->chip_shift);
  1344. chip->select_chip(mtd, chipnr);
  1345. /* Shift to get page */
  1346. realpage = (int)(from >> chip->page_shift);
  1347. page = realpage & chip->pagemask;
  1348. while (1) {
  1349. WATCHDOG_RESET();
  1350. sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
  1351. len = min(len, readlen);
  1352. buf = nand_transfer_oob(chip, buf, ops, len);
  1353. if (!(chip->options & NAND_NO_READRDY)) {
  1354. /*
  1355. * Apply delay or wait for ready/busy pin. Do this
  1356. * before the AUTOINCR check, so no problems arise if a
  1357. * chip which does auto increment is marked as
  1358. * NOAUTOINCR by the board driver.
  1359. */
  1360. if (!chip->dev_ready)
  1361. udelay(chip->chip_delay);
  1362. else
  1363. nand_wait_ready(mtd);
  1364. }
  1365. readlen -= len;
  1366. if (!readlen)
  1367. break;
  1368. /* Increment page address */
  1369. realpage++;
  1370. page = realpage & chip->pagemask;
  1371. /* Check, if we cross a chip boundary */
  1372. if (!page) {
  1373. chipnr++;
  1374. chip->select_chip(mtd, -1);
  1375. chip->select_chip(mtd, chipnr);
  1376. }
  1377. /* Check, if the chip supports auto page increment
  1378. * or if we have hit a block boundary.
  1379. */
  1380. if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
  1381. sndcmd = 1;
  1382. }
  1383. ops->oobretlen = ops->ooblen;
  1384. return 0;
  1385. }
  1386. /**
  1387. * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
  1388. * @mtd: MTD device structure
  1389. * @from: offset to read from
  1390. * @ops: oob operation description structure
  1391. *
  1392. * NAND read data and/or out-of-band data
  1393. */
  1394. static int nand_read_oob(struct mtd_info *mtd, loff_t from,
  1395. struct mtd_oob_ops *ops)
  1396. {
  1397. struct nand_chip *chip = mtd->priv;
  1398. int ret = -ENOTSUPP;
  1399. ops->retlen = 0;
  1400. /* Do not allow reads past end of device */
  1401. if (ops->datbuf && (from + ops->len) > mtd->size) {
  1402. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read "
  1403. "beyond end of device\n", __func__);
  1404. return -EINVAL;
  1405. }
  1406. nand_get_device(chip, mtd, FL_READING);
  1407. switch (ops->mode) {
  1408. case MTD_OOB_PLACE:
  1409. case MTD_OOB_AUTO:
  1410. case MTD_OOB_RAW:
  1411. break;
  1412. default:
  1413. goto out;
  1414. }
  1415. if (!ops->datbuf)
  1416. ret = nand_do_read_oob(mtd, from, ops);
  1417. else
  1418. ret = nand_do_read_ops(mtd, from, ops);
  1419. out:
  1420. nand_release_device(mtd);
  1421. return ret;
  1422. }
  1423. /**
  1424. * nand_write_page_raw - [Intern] raw page write function
  1425. * @mtd: mtd info structure
  1426. * @chip: nand chip info structure
  1427. * @buf: data buffer
  1428. *
  1429. * Not for syndrome calculating ecc controllers, which use a special oob layout
  1430. */
  1431. static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
  1432. const uint8_t *buf)
  1433. {
  1434. chip->write_buf(mtd, buf, mtd->writesize);
  1435. chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
  1436. }
  1437. /**
  1438. * nand_write_page_raw_syndrome - [Intern] raw page write function
  1439. * @mtd: mtd info structure
  1440. * @chip: nand chip info structure
  1441. * @buf: data buffer
  1442. *
  1443. * We need a special oob layout and handling even when ECC isn't checked.
  1444. */
  1445. static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
  1446. struct nand_chip *chip,
  1447. const uint8_t *buf)
  1448. {
  1449. int eccsize = chip->ecc.size;
  1450. int eccbytes = chip->ecc.bytes;
  1451. uint8_t *oob = chip->oob_poi;
  1452. int steps, size;
  1453. for (steps = chip->ecc.steps; steps > 0; steps--) {
  1454. chip->write_buf(mtd, buf, eccsize);
  1455. buf += eccsize;
  1456. if (chip->ecc.prepad) {
  1457. chip->write_buf(mtd, oob, chip->ecc.prepad);
  1458. oob += chip->ecc.prepad;
  1459. }
  1460. chip->read_buf(mtd, oob, eccbytes);
  1461. oob += eccbytes;
  1462. if (chip->ecc.postpad) {
  1463. chip->write_buf(mtd, oob, chip->ecc.postpad);
  1464. oob += chip->ecc.postpad;
  1465. }
  1466. }
  1467. size = mtd->oobsize - (oob - chip->oob_poi);
  1468. if (size)
  1469. chip->write_buf(mtd, oob, size);
  1470. }
  1471. /**
  1472. * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
  1473. * @mtd: mtd info structure
  1474. * @chip: nand chip info structure
  1475. * @buf: data buffer
  1476. */
  1477. static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
  1478. const uint8_t *buf)
  1479. {
  1480. int i, eccsize = chip->ecc.size;
  1481. int eccbytes = chip->ecc.bytes;
  1482. int eccsteps = chip->ecc.steps;
  1483. uint8_t *ecc_calc = chip->buffers->ecccalc;
  1484. const uint8_t *p = buf;
  1485. uint32_t *eccpos = chip->ecc.layout->eccpos;
  1486. /* Software ecc calculation */
  1487. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
  1488. chip->ecc.calculate(mtd, p, &ecc_calc[i]);
  1489. for (i = 0; i < chip->ecc.total; i++)
  1490. chip->oob_poi[eccpos[i]] = ecc_calc[i];
  1491. chip->ecc.write_page_raw(mtd, chip, buf);
  1492. }
  1493. /**
  1494. * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
  1495. * @mtd: mtd info structure
  1496. * @chip: nand chip info structure
  1497. * @buf: data buffer
  1498. */
  1499. static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
  1500. const uint8_t *buf)
  1501. {
  1502. int i, eccsize = chip->ecc.size;
  1503. int eccbytes = chip->ecc.bytes;
  1504. int eccsteps = chip->ecc.steps;
  1505. uint8_t *ecc_calc = chip->buffers->ecccalc;
  1506. const uint8_t *p = buf;
  1507. uint32_t *eccpos = chip->ecc.layout->eccpos;
  1508. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  1509. chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
  1510. chip->write_buf(mtd, p, eccsize);
  1511. chip->ecc.calculate(mtd, p, &ecc_calc[i]);
  1512. }
  1513. for (i = 0; i < chip->ecc.total; i++)
  1514. chip->oob_poi[eccpos[i]] = ecc_calc[i];
  1515. chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
  1516. }
  1517. /**
  1518. * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
  1519. * @mtd: mtd info structure
  1520. * @chip: nand chip info structure
  1521. * @buf: data buffer
  1522. *
  1523. * The hw generator calculates the error syndrome automatically. Therefor
  1524. * we need a special oob layout and handling.
  1525. */
  1526. static void nand_write_page_syndrome(struct mtd_info *mtd,
  1527. struct nand_chip *chip, const uint8_t *buf)
  1528. {
  1529. int i, eccsize = chip->ecc.size;
  1530. int eccbytes = chip->ecc.bytes;
  1531. int eccsteps = chip->ecc.steps;
  1532. const uint8_t *p = buf;
  1533. uint8_t *oob = chip->oob_poi;
  1534. for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
  1535. chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
  1536. chip->write_buf(mtd, p, eccsize);
  1537. if (chip->ecc.prepad) {
  1538. chip->write_buf(mtd, oob, chip->ecc.prepad);
  1539. oob += chip->ecc.prepad;
  1540. }
  1541. chip->ecc.calculate(mtd, p, oob);
  1542. chip->write_buf(mtd, oob, eccbytes);
  1543. oob += eccbytes;
  1544. if (chip->ecc.postpad) {
  1545. chip->write_buf(mtd, oob, chip->ecc.postpad);
  1546. oob += chip->ecc.postpad;
  1547. }
  1548. }
  1549. /* Calculate remaining oob bytes */
  1550. i = mtd->oobsize - (oob - chip->oob_poi);
  1551. if (i)
  1552. chip->write_buf(mtd, oob, i);
  1553. }
  1554. /**
  1555. * nand_write_page - [REPLACEABLE] write one page
  1556. * @mtd: MTD device structure
  1557. * @chip: NAND chip descriptor
  1558. * @buf: the data to write
  1559. * @page: page number to write
  1560. * @cached: cached programming
  1561. * @raw: use _raw version of write_page
  1562. */
  1563. static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
  1564. const uint8_t *buf, int page, int cached, int raw)
  1565. {
  1566. int status;
  1567. chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
  1568. if (unlikely(raw))
  1569. chip->ecc.write_page_raw(mtd, chip, buf);
  1570. else
  1571. chip->ecc.write_page(mtd, chip, buf);
  1572. /*
  1573. * Cached progamming disabled for now, Not sure if its worth the
  1574. * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
  1575. */
  1576. cached = 0;
  1577. if (!cached || !(chip->options & NAND_CACHEPRG)) {
  1578. chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
  1579. status = chip->waitfunc(mtd, chip);
  1580. /*
  1581. * See if operation failed and additional status checks are
  1582. * available
  1583. */
  1584. if ((status & NAND_STATUS_FAIL) && (chip->errstat))
  1585. status = chip->errstat(mtd, chip, FL_WRITING, status,
  1586. page);
  1587. if (status & NAND_STATUS_FAIL)
  1588. return -EIO;
  1589. } else {
  1590. chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
  1591. status = chip->waitfunc(mtd, chip);
  1592. }
  1593. #ifdef CONFIG_MTD_NAND_VERIFY_WRITE
  1594. /* Send command to read back the data */
  1595. chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
  1596. if (chip->verify_buf(mtd, buf, mtd->writesize))
  1597. return -EIO;
  1598. #endif
  1599. return 0;
  1600. }
  1601. /**
  1602. * nand_fill_oob - [Internal] Transfer client buffer to oob
  1603. * @chip: nand chip structure
  1604. * @oob: oob data buffer
  1605. * @len: oob data write length
  1606. * @ops: oob ops structure
  1607. */
  1608. static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob, size_t len,
  1609. struct mtd_oob_ops *ops)
  1610. {
  1611. switch (ops->mode) {
  1612. case MTD_OOB_PLACE:
  1613. case MTD_OOB_RAW:
  1614. memcpy(chip->oob_poi + ops->ooboffs, oob, len);
  1615. return oob + len;
  1616. case MTD_OOB_AUTO: {
  1617. struct nand_oobfree *free = chip->ecc.layout->oobfree;
  1618. uint32_t boffs = 0, woffs = ops->ooboffs;
  1619. size_t bytes = 0;
  1620. for (; free->length && len; free++, len -= bytes) {
  1621. /* Write request not from offset 0 ? */
  1622. if (unlikely(woffs)) {
  1623. if (woffs >= free->length) {
  1624. woffs -= free->length;
  1625. continue;
  1626. }
  1627. boffs = free->offset + woffs;
  1628. bytes = min_t(size_t, len,
  1629. (free->length - woffs));
  1630. woffs = 0;
  1631. } else {
  1632. bytes = min_t(size_t, len, free->length);
  1633. boffs = free->offset;
  1634. }
  1635. memcpy(chip->oob_poi + boffs, oob, bytes);
  1636. oob += bytes;
  1637. }
  1638. return oob;
  1639. }
  1640. default:
  1641. BUG();
  1642. }
  1643. return NULL;
  1644. }
  1645. #define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
  1646. /**
  1647. * nand_do_write_ops - [Internal] NAND write with ECC
  1648. * @mtd: MTD device structure
  1649. * @to: offset to write to
  1650. * @ops: oob operations description structure
  1651. *
  1652. * NAND write with ECC
  1653. */
  1654. static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
  1655. struct mtd_oob_ops *ops)
  1656. {
  1657. int chipnr, realpage, page, blockmask, column;
  1658. struct nand_chip *chip = mtd->priv;
  1659. uint32_t writelen = ops->len;
  1660. uint32_t oobwritelen = ops->ooblen;
  1661. uint32_t oobmaxlen = ops->mode == MTD_OOB_AUTO ?
  1662. mtd->oobavail : mtd->oobsize;
  1663. uint8_t *oob = ops->oobbuf;
  1664. uint8_t *buf = ops->datbuf;
  1665. int ret, subpage;
  1666. ops->retlen = 0;
  1667. if (!writelen)
  1668. return 0;
  1669. column = to & (mtd->writesize - 1);
  1670. subpage = column || (writelen & (mtd->writesize - 1));
  1671. if (subpage && oob)
  1672. return -EINVAL;
  1673. chipnr = (int)(to >> chip->chip_shift);
  1674. chip->select_chip(mtd, chipnr);
  1675. /* Check, if it is write protected */
  1676. if (nand_check_wp(mtd)) {
  1677. printk (KERN_NOTICE "nand_do_write_ops: Device is write protected\n");
  1678. return -EIO;
  1679. }
  1680. realpage = (int)(to >> chip->page_shift);
  1681. page = realpage & chip->pagemask;
  1682. blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
  1683. /* Invalidate the page cache, when we write to the cached page */
  1684. if (to <= (chip->pagebuf << chip->page_shift) &&
  1685. (chip->pagebuf << chip->page_shift) < (to + ops->len))
  1686. chip->pagebuf = -1;
  1687. /* If we're not given explicit OOB data, let it be 0xFF */
  1688. if (likely(!oob))
  1689. memset(chip->oob_poi, 0xff, mtd->oobsize);
  1690. /* Don't allow multipage oob writes with offset */
  1691. if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
  1692. return -EINVAL;
  1693. while (1) {
  1694. WATCHDOG_RESET();
  1695. int bytes = mtd->writesize;
  1696. int cached = writelen > bytes && page != blockmask;
  1697. uint8_t *wbuf = buf;
  1698. /* Partial page write ? */
  1699. if (unlikely(column || writelen < (mtd->writesize - 1))) {
  1700. cached = 0;
  1701. bytes = min_t(int, bytes - column, (int) writelen);
  1702. chip->pagebuf = -1;
  1703. memset(chip->buffers->databuf, 0xff, mtd->writesize);
  1704. memcpy(&chip->buffers->databuf[column], buf, bytes);
  1705. wbuf = chip->buffers->databuf;
  1706. }
  1707. if (unlikely(oob)) {
  1708. size_t len = min(oobwritelen, oobmaxlen);
  1709. oob = nand_fill_oob(chip, oob, len, ops);
  1710. oobwritelen -= len;
  1711. }
  1712. ret = chip->write_page(mtd, chip, wbuf, page, cached,
  1713. (ops->mode == MTD_OOB_RAW));
  1714. if (ret)
  1715. break;
  1716. writelen -= bytes;
  1717. if (!writelen)
  1718. break;
  1719. column = 0;
  1720. buf += bytes;
  1721. realpage++;
  1722. page = realpage & chip->pagemask;
  1723. /* Check, if we cross a chip boundary */
  1724. if (!page) {
  1725. chipnr++;
  1726. chip->select_chip(mtd, -1);
  1727. chip->select_chip(mtd, chipnr);
  1728. }
  1729. }
  1730. ops->retlen = ops->len - writelen;
  1731. if (unlikely(oob))
  1732. ops->oobretlen = ops->ooblen;
  1733. return ret;
  1734. }
  1735. /**
  1736. * nand_write - [MTD Interface] NAND write with ECC
  1737. * @mtd: MTD device structure
  1738. * @to: offset to write to
  1739. * @len: number of bytes to write
  1740. * @retlen: pointer to variable to store the number of written bytes
  1741. * @buf: the data to write
  1742. *
  1743. * NAND write with ECC
  1744. */
  1745. static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
  1746. size_t *retlen, const uint8_t *buf)
  1747. {
  1748. struct nand_chip *chip = mtd->priv;
  1749. int ret;
  1750. /* Do not allow writes past end of device */
  1751. if ((to + len) > mtd->size)
  1752. return -EINVAL;
  1753. if (!len)
  1754. return 0;
  1755. nand_get_device(chip, mtd, FL_WRITING);
  1756. chip->ops.len = len;
  1757. chip->ops.datbuf = (uint8_t *)buf;
  1758. chip->ops.oobbuf = NULL;
  1759. ret = nand_do_write_ops(mtd, to, &chip->ops);
  1760. *retlen = chip->ops.retlen;
  1761. nand_release_device(mtd);
  1762. return ret;
  1763. }
  1764. /**
  1765. * nand_do_write_oob - [MTD Interface] NAND write out-of-band
  1766. * @mtd: MTD device structure
  1767. * @to: offset to write to
  1768. * @ops: oob operation description structure
  1769. *
  1770. * NAND write out-of-band
  1771. */
  1772. static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
  1773. struct mtd_oob_ops *ops)
  1774. {
  1775. int chipnr, page, status, len;
  1776. struct nand_chip *chip = mtd->priv;
  1777. MTDDEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n",
  1778. __func__, (unsigned int)to, (int)ops->ooblen);
  1779. if (ops->mode == MTD_OOB_AUTO)
  1780. len = chip->ecc.layout->oobavail;
  1781. else
  1782. len = mtd->oobsize;
  1783. /* Do not allow write past end of page */
  1784. if ((ops->ooboffs + ops->ooblen) > len) {
  1785. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write "
  1786. "past end of page\n", __func__);
  1787. return -EINVAL;
  1788. }
  1789. if (unlikely(ops->ooboffs >= len)) {
  1790. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start "
  1791. "write outside oob\n", __func__);
  1792. return -EINVAL;
  1793. }
  1794. /* Do not allow write past end of device */
  1795. if (unlikely(to >= mtd->size ||
  1796. ops->ooboffs + ops->ooblen >
  1797. ((mtd->size >> chip->page_shift) -
  1798. (to >> chip->page_shift)) * len)) {
  1799. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
  1800. "end of device\n", __func__);
  1801. return -EINVAL;
  1802. }
  1803. chipnr = (int)(to >> chip->chip_shift);
  1804. chip->select_chip(mtd, chipnr);
  1805. /* Shift to get page */
  1806. page = (int)(to >> chip->page_shift);
  1807. /*
  1808. * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
  1809. * of my DiskOnChip 2000 test units) will clear the whole data page too
  1810. * if we don't do this. I have no clue why, but I seem to have 'fixed'
  1811. * it in the doc2000 driver in August 1999. dwmw2.
  1812. */
  1813. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  1814. /* Check, if it is write protected */
  1815. if (nand_check_wp(mtd))
  1816. return -EROFS;
  1817. /* Invalidate the page cache, if we write to the cached page */
  1818. if (page == chip->pagebuf)
  1819. chip->pagebuf = -1;
  1820. memset(chip->oob_poi, 0xff, mtd->oobsize);
  1821. nand_fill_oob(chip, ops->oobbuf, ops->ooblen, ops);
  1822. status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
  1823. memset(chip->oob_poi, 0xff, mtd->oobsize);
  1824. if (status)
  1825. return status;
  1826. ops->oobretlen = ops->ooblen;
  1827. return 0;
  1828. }
  1829. /**
  1830. * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
  1831. * @mtd: MTD device structure
  1832. * @to: offset to write to
  1833. * @ops: oob operation description structure
  1834. */
  1835. static int nand_write_oob(struct mtd_info *mtd, loff_t to,
  1836. struct mtd_oob_ops *ops)
  1837. {
  1838. struct nand_chip *chip = mtd->priv;
  1839. int ret = -ENOTSUPP;
  1840. ops->retlen = 0;
  1841. /* Do not allow writes past end of device */
  1842. if (ops->datbuf && (to + ops->len) > mtd->size) {
  1843. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
  1844. "end of device\n", __func__);
  1845. return -EINVAL;
  1846. }
  1847. nand_get_device(chip, mtd, FL_WRITING);
  1848. switch (ops->mode) {
  1849. case MTD_OOB_PLACE:
  1850. case MTD_OOB_AUTO:
  1851. case MTD_OOB_RAW:
  1852. break;
  1853. default:
  1854. goto out;
  1855. }
  1856. if (!ops->datbuf)
  1857. ret = nand_do_write_oob(mtd, to, ops);
  1858. else
  1859. ret = nand_do_write_ops(mtd, to, ops);
  1860. out:
  1861. nand_release_device(mtd);
  1862. return ret;
  1863. }
  1864. /**
  1865. * single_erease_cmd - [GENERIC] NAND standard block erase command function
  1866. * @mtd: MTD device structure
  1867. * @page: the page address of the block which will be erased
  1868. *
  1869. * Standard erase command for NAND chips
  1870. */
  1871. static void single_erase_cmd(struct mtd_info *mtd, int page)
  1872. {
  1873. struct nand_chip *chip = mtd->priv;
  1874. /* Send commands to erase a block */
  1875. chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
  1876. chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
  1877. }
  1878. /**
  1879. * multi_erease_cmd - [GENERIC] AND specific block erase command function
  1880. * @mtd: MTD device structure
  1881. * @page: the page address of the block which will be erased
  1882. *
  1883. * AND multi block erase command function
  1884. * Erase 4 consecutive blocks
  1885. */
  1886. static void multi_erase_cmd(struct mtd_info *mtd, int page)
  1887. {
  1888. struct nand_chip *chip = mtd->priv;
  1889. /* Send commands to erase a block */
  1890. chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
  1891. chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
  1892. chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
  1893. chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
  1894. chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
  1895. }
  1896. /**
  1897. * nand_erase - [MTD Interface] erase block(s)
  1898. * @mtd: MTD device structure
  1899. * @instr: erase instruction
  1900. *
  1901. * Erase one ore more blocks
  1902. */
  1903. static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
  1904. {
  1905. return nand_erase_nand(mtd, instr, 0);
  1906. }
  1907. #define BBT_PAGE_MASK 0xffffff3f
  1908. /**
  1909. * nand_erase_nand - [Internal] erase block(s)
  1910. * @mtd: MTD device structure
  1911. * @instr: erase instruction
  1912. * @allowbbt: allow erasing the bbt area
  1913. *
  1914. * Erase one ore more blocks
  1915. */
  1916. int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  1917. int allowbbt)
  1918. {
  1919. int page, status, pages_per_block, ret, chipnr;
  1920. struct nand_chip *chip = mtd->priv;
  1921. loff_t rewrite_bbt[CONFIG_SYS_NAND_MAX_CHIPS] = {0};
  1922. unsigned int bbt_masked_page = 0xffffffff;
  1923. loff_t len;
  1924. MTDDEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
  1925. __func__, (unsigned long long)instr->addr,
  1926. (unsigned long long)instr->len);
  1927. if (check_offs_len(mtd, instr->addr, instr->len))
  1928. return -EINVAL;
  1929. instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
  1930. /* Grab the lock and see if the device is available */
  1931. nand_get_device(chip, mtd, FL_ERASING);
  1932. /* Shift to get first page */
  1933. page = (int)(instr->addr >> chip->page_shift);
  1934. chipnr = (int)(instr->addr >> chip->chip_shift);
  1935. /* Calculate pages in each block */
  1936. pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
  1937. /* Select the NAND device */
  1938. chip->select_chip(mtd, chipnr);
  1939. /* Check, if it is write protected */
  1940. if (nand_check_wp(mtd)) {
  1941. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
  1942. __func__);
  1943. instr->state = MTD_ERASE_FAILED;
  1944. goto erase_exit;
  1945. }
  1946. /*
  1947. * If BBT requires refresh, set the BBT page mask to see if the BBT
  1948. * should be rewritten. Otherwise the mask is set to 0xffffffff which
  1949. * can not be matched. This is also done when the bbt is actually
  1950. * erased to avoid recusrsive updates
  1951. */
  1952. if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
  1953. bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
  1954. /* Loop through the pages */
  1955. len = instr->len;
  1956. instr->state = MTD_ERASING;
  1957. while (len) {
  1958. WATCHDOG_RESET();
  1959. /*
  1960. * heck if we have a bad block, we do not erase bad blocks !
  1961. */
  1962. if (!instr->scrub && nand_block_checkbad(mtd, ((loff_t) page) <<
  1963. chip->page_shift, 0, allowbbt)) {
  1964. printk(KERN_WARNING "%s: attempt to erase a bad block "
  1965. "at page 0x%08x\n", __func__, page);
  1966. instr->state = MTD_ERASE_FAILED;
  1967. goto erase_exit;
  1968. }
  1969. /*
  1970. * Invalidate the page cache, if we erase the block which
  1971. * contains the current cached page
  1972. */
  1973. if (page <= chip->pagebuf && chip->pagebuf <
  1974. (page + pages_per_block))
  1975. chip->pagebuf = -1;
  1976. chip->erase_cmd(mtd, page & chip->pagemask);
  1977. status = chip->waitfunc(mtd, chip);
  1978. /*
  1979. * See if operation failed and additional status checks are
  1980. * available
  1981. */
  1982. if ((status & NAND_STATUS_FAIL) && (chip->errstat))
  1983. status = chip->errstat(mtd, chip, FL_ERASING,
  1984. status, page);
  1985. /* See if block erase succeeded */
  1986. if (status & NAND_STATUS_FAIL) {
  1987. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, "
  1988. "page 0x%08x\n", __func__, page);
  1989. instr->state = MTD_ERASE_FAILED;
  1990. instr->fail_addr =
  1991. ((loff_t)page << chip->page_shift);
  1992. goto erase_exit;
  1993. }
  1994. /*
  1995. * If BBT requires refresh, set the BBT rewrite flag to the
  1996. * page being erased
  1997. */
  1998. if (bbt_masked_page != 0xffffffff &&
  1999. (page & BBT_PAGE_MASK) == bbt_masked_page)
  2000. rewrite_bbt[chipnr] =
  2001. ((loff_t)page << chip->page_shift);
  2002. /* Increment page address and decrement length */
  2003. len -= (1 << chip->phys_erase_shift);
  2004. page += pages_per_block;
  2005. /* Check, if we cross a chip boundary */
  2006. if (len && !(page & chip->pagemask)) {
  2007. chipnr++;
  2008. chip->select_chip(mtd, -1);
  2009. chip->select_chip(mtd, chipnr);
  2010. /*
  2011. * If BBT requires refresh and BBT-PERCHIP, set the BBT
  2012. * page mask to see if this BBT should be rewritten
  2013. */
  2014. if (bbt_masked_page != 0xffffffff &&
  2015. (chip->bbt_td->options & NAND_BBT_PERCHIP))
  2016. bbt_masked_page = chip->bbt_td->pages[chipnr] &
  2017. BBT_PAGE_MASK;
  2018. }
  2019. }
  2020. instr->state = MTD_ERASE_DONE;
  2021. erase_exit:
  2022. ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
  2023. /* Deselect and wake up anyone waiting on the device */
  2024. nand_release_device(mtd);
  2025. /* Do call back function */
  2026. if (!ret)
  2027. mtd_erase_callback(instr);
  2028. /*
  2029. * If BBT requires refresh and erase was successful, rewrite any
  2030. * selected bad block tables
  2031. */
  2032. if (bbt_masked_page == 0xffffffff || ret)
  2033. return ret;
  2034. for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
  2035. if (!rewrite_bbt[chipnr])
  2036. continue;
  2037. /* update the BBT for chip */
  2038. MTDDEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt "
  2039. "(%d:0x%0llx 0x%0x)\n", __func__, chipnr,
  2040. rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]);
  2041. nand_update_bbt(mtd, rewrite_bbt[chipnr]);
  2042. }
  2043. /* Return more or less happy */
  2044. return ret;
  2045. }
  2046. /**
  2047. * nand_sync - [MTD Interface] sync
  2048. * @mtd: MTD device structure
  2049. *
  2050. * Sync is actually a wait for chip ready function
  2051. */
  2052. static void nand_sync(struct mtd_info *mtd)
  2053. {
  2054. struct nand_chip *chip = mtd->priv;
  2055. MTDDEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__);
  2056. /* Grab the lock and see if the device is available */
  2057. nand_get_device(chip, mtd, FL_SYNCING);
  2058. /* Release it and go back */
  2059. nand_release_device(mtd);
  2060. }
  2061. /**
  2062. * nand_block_isbad - [MTD Interface] Check if block at offset is bad
  2063. * @mtd: MTD device structure
  2064. * @offs: offset relative to mtd start
  2065. */
  2066. static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
  2067. {
  2068. /* Check for invalid offset */
  2069. if (offs > mtd->size)
  2070. return -EINVAL;
  2071. return nand_block_checkbad(mtd, offs, 1, 0);
  2072. }
  2073. /**
  2074. * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
  2075. * @mtd: MTD device structure
  2076. * @ofs: offset relative to mtd start
  2077. */
  2078. static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
  2079. {
  2080. struct nand_chip *chip = mtd->priv;
  2081. int ret;
  2082. ret = nand_block_isbad(mtd, ofs);
  2083. if (ret) {
  2084. /* If it was bad already, return success and do nothing. */
  2085. if (ret > 0)
  2086. return 0;
  2087. return ret;
  2088. }
  2089. return chip->block_markbad(mtd, ofs);
  2090. }
  2091. /*
  2092. * Set default functions
  2093. */
  2094. static void nand_set_defaults(struct nand_chip *chip, int busw)
  2095. {
  2096. /* check for proper chip_delay setup, set 20us if not */
  2097. if (!chip->chip_delay)
  2098. chip->chip_delay = 20;
  2099. /* check, if a user supplied command function given */
  2100. if (chip->cmdfunc == NULL)
  2101. chip->cmdfunc = nand_command;
  2102. /* check, if a user supplied wait function given */
  2103. if (chip->waitfunc == NULL)
  2104. chip->waitfunc = nand_wait;
  2105. if (!chip->select_chip)
  2106. chip->select_chip = nand_select_chip;
  2107. if (!chip->read_byte)
  2108. chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
  2109. if (!chip->read_word)
  2110. chip->read_word = nand_read_word;
  2111. if (!chip->block_bad)
  2112. chip->block_bad = nand_block_bad;
  2113. if (!chip->block_markbad)
  2114. chip->block_markbad = nand_default_block_markbad;
  2115. if (!chip->write_buf)
  2116. chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
  2117. if (!chip->read_buf)
  2118. chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
  2119. if (!chip->verify_buf)
  2120. chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
  2121. if (!chip->scan_bbt)
  2122. chip->scan_bbt = nand_default_bbt;
  2123. if (!chip->controller)
  2124. chip->controller = &chip->hwcontrol;
  2125. }
  2126. #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
  2127. /*
  2128. * sanitize ONFI strings so we can safely print them
  2129. */
  2130. static void sanitize_string(char *s, size_t len)
  2131. {
  2132. ssize_t i;
  2133. /* null terminate */
  2134. s[len - 1] = 0;
  2135. /* remove non printable chars */
  2136. for (i = 0; i < len - 1; i++) {
  2137. if (s[i] < ' ' || s[i] > 127)
  2138. s[i] = '?';
  2139. }
  2140. /* remove trailing spaces */
  2141. strim(s);
  2142. }
  2143. static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
  2144. {
  2145. int i;
  2146. while (len--) {
  2147. crc ^= *p++ << 8;
  2148. for (i = 0; i < 8; i++)
  2149. crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
  2150. }
  2151. return crc;
  2152. }
  2153. /*
  2154. * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise
  2155. */
  2156. static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
  2157. int *busw)
  2158. {
  2159. struct nand_onfi_params *p = &chip->onfi_params;
  2160. int i;
  2161. int val;
  2162. /* try ONFI for unknow chip or LP */
  2163. chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
  2164. if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
  2165. chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
  2166. return 0;
  2167. printk(KERN_INFO "ONFI flash detected\n");
  2168. chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
  2169. for (i = 0; i < 3; i++) {
  2170. chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
  2171. if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
  2172. le16_to_cpu(p->crc)) {
  2173. printk(KERN_INFO "ONFI param page %d valid\n", i);
  2174. break;
  2175. }
  2176. }
  2177. if (i == 3)
  2178. return 0;
  2179. /* check version */
  2180. val = le16_to_cpu(p->revision);
  2181. if (val & (1 << 5))
  2182. chip->onfi_version = 23;
  2183. else if (val & (1 << 4))
  2184. chip->onfi_version = 22;
  2185. else if (val & (1 << 3))
  2186. chip->onfi_version = 21;
  2187. else if (val & (1 << 2))
  2188. chip->onfi_version = 20;
  2189. else if (val & (1 << 1))
  2190. chip->onfi_version = 10;
  2191. else
  2192. chip->onfi_version = 0;
  2193. if (!chip->onfi_version) {
  2194. printk(KERN_INFO "%s: unsupported ONFI version: %d\n",
  2195. __func__, val);
  2196. return 0;
  2197. }
  2198. sanitize_string(p->manufacturer, sizeof(p->manufacturer));
  2199. sanitize_string(p->model, sizeof(p->model));
  2200. if (!mtd->name)
  2201. mtd->name = p->model;
  2202. mtd->writesize = le32_to_cpu(p->byte_per_page);
  2203. mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
  2204. mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
  2205. chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
  2206. *busw = 0;
  2207. if (le16_to_cpu(p->features) & 1)
  2208. *busw = NAND_BUSWIDTH_16;
  2209. chip->options &= ~NAND_CHIPOPTIONS_MSK;
  2210. chip->options |= (NAND_NO_READRDY |
  2211. NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
  2212. return 1;
  2213. }
  2214. #else
  2215. static inline int nand_flash_detect_onfi(struct mtd_info *mtd,
  2216. struct nand_chip *chip,
  2217. int *busw)
  2218. {
  2219. return 0;
  2220. }
  2221. #endif
  2222. /*
  2223. * Get the flash and manufacturer id and lookup if the type is supported
  2224. */
  2225. static const struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
  2226. struct nand_chip *chip,
  2227. int busw,
  2228. int *maf_id, int *dev_id,
  2229. const struct nand_flash_dev *type)
  2230. {
  2231. int i, maf_idx;
  2232. u8 id_data[8];
  2233. int ret;
  2234. /* Select the device */
  2235. chip->select_chip(mtd, 0);
  2236. /*
  2237. * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
  2238. * after power-up
  2239. */
  2240. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  2241. /* Send the command for reading device ID */
  2242. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  2243. /* Read manufacturer and device IDs */
  2244. *maf_id = chip->read_byte(mtd);
  2245. *dev_id = chip->read_byte(mtd);
  2246. /* Try again to make sure, as some systems the bus-hold or other
  2247. * interface concerns can cause random data which looks like a
  2248. * possibly credible NAND flash to appear. If the two results do
  2249. * not match, ignore the device completely.
  2250. */
  2251. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  2252. for (i = 0; i < 2; i++)
  2253. id_data[i] = chip->read_byte(mtd);
  2254. if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
  2255. printk(KERN_INFO "%s: second ID read did not match "
  2256. "%02x,%02x against %02x,%02x\n", __func__,
  2257. *maf_id, *dev_id, id_data[0], id_data[1]);
  2258. return ERR_PTR(-ENODEV);
  2259. }
  2260. if (!type)
  2261. type = nand_flash_ids;
  2262. for (; type->name != NULL; type++)
  2263. if (*dev_id == type->id)
  2264. break;
  2265. chip->onfi_version = 0;
  2266. if (!type->name || !type->pagesize) {
  2267. /* Check is chip is ONFI compliant */
  2268. ret = nand_flash_detect_onfi(mtd, chip, &busw);
  2269. if (ret)
  2270. goto ident_done;
  2271. }
  2272. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  2273. /* Read entire ID string */
  2274. for (i = 0; i < 8; i++)
  2275. id_data[i] = chip->read_byte(mtd);
  2276. if (!type->name)
  2277. return ERR_PTR(-ENODEV);
  2278. if (!mtd->name)
  2279. mtd->name = type->name;
  2280. chip->chipsize = (uint64_t)type->chipsize << 20;
  2281. if (!type->pagesize && chip->init_size) {
  2282. /* set the pagesize, oobsize, erasesize by the driver*/
  2283. busw = chip->init_size(mtd, chip, id_data);
  2284. } else if (!type->pagesize) {
  2285. int extid;
  2286. /* The 3rd id byte holds MLC / multichip data */
  2287. chip->cellinfo = id_data[2];
  2288. /* The 4th id byte is the important one */
  2289. extid = id_data[3];
  2290. /*
  2291. * Field definitions are in the following datasheets:
  2292. * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
  2293. * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
  2294. *
  2295. * Check for wraparound + Samsung ID + nonzero 6th byte
  2296. * to decide what to do.
  2297. */
  2298. if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
  2299. id_data[0] == NAND_MFR_SAMSUNG &&
  2300. (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
  2301. id_data[5] != 0x00) {
  2302. /* Calc pagesize */
  2303. mtd->writesize = 2048 << (extid & 0x03);
  2304. extid >>= 2;
  2305. /* Calc oobsize */
  2306. switch (extid & 0x03) {
  2307. case 1:
  2308. mtd->oobsize = 128;
  2309. break;
  2310. case 2:
  2311. mtd->oobsize = 218;
  2312. break;
  2313. case 3:
  2314. mtd->oobsize = 400;
  2315. break;
  2316. default:
  2317. mtd->oobsize = 436;
  2318. break;
  2319. }
  2320. extid >>= 2;
  2321. /* Calc blocksize */
  2322. mtd->erasesize = (128 * 1024) <<
  2323. (((extid >> 1) & 0x04) | (extid & 0x03));
  2324. busw = 0;
  2325. } else {
  2326. /* Calc pagesize */
  2327. mtd->writesize = 1024 << (extid & 0x03);
  2328. extid >>= 2;
  2329. /* Calc oobsize */
  2330. mtd->oobsize = (8 << (extid & 0x01)) *
  2331. (mtd->writesize >> 9);
  2332. extid >>= 2;
  2333. /* Calc blocksize. Blocksize is multiples of 64KiB */
  2334. mtd->erasesize = (64 * 1024) << (extid & 0x03);
  2335. extid >>= 2;
  2336. /* Get buswidth information */
  2337. busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
  2338. }
  2339. } else {
  2340. /*
  2341. * Old devices have chip data hardcoded in the device id table
  2342. */
  2343. mtd->erasesize = type->erasesize;
  2344. mtd->writesize = type->pagesize;
  2345. mtd->oobsize = mtd->writesize / 32;
  2346. busw = type->options & NAND_BUSWIDTH_16;
  2347. /*
  2348. * Check for Spansion/AMD ID + repeating 5th, 6th byte since
  2349. * some Spansion chips have erasesize that conflicts with size
  2350. * listed in nand_ids table
  2351. * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
  2352. */
  2353. if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
  2354. id_data[5] == 0x00 && id_data[6] == 0x00 &&
  2355. id_data[7] == 0x00 && mtd->writesize == 512) {
  2356. mtd->erasesize = 128 * 1024;
  2357. mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
  2358. }
  2359. }
  2360. /* Get chip options, preserve non chip based options */
  2361. chip->options &= ~NAND_CHIPOPTIONS_MSK;
  2362. chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
  2363. /* Check if chip is a not a samsung device. Do not clear the
  2364. * options for chips which are not having an extended id.
  2365. */
  2366. if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
  2367. chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
  2368. ident_done:
  2369. /*
  2370. * Set chip as a default. Board drivers can override it, if necessary
  2371. */
  2372. chip->options |= NAND_NO_AUTOINCR;
  2373. /* Try to identify manufacturer */
  2374. for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
  2375. if (nand_manuf_ids[maf_idx].id == *maf_id)
  2376. break;
  2377. }
  2378. /*
  2379. * Check, if buswidth is correct. Hardware drivers should set
  2380. * chip correct !
  2381. */
  2382. if (busw != (chip->options & NAND_BUSWIDTH_16)) {
  2383. printk(KERN_INFO "NAND device: Manufacturer ID:"
  2384. " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
  2385. *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
  2386. printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
  2387. (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
  2388. busw ? 16 : 8);
  2389. return ERR_PTR(-EINVAL);
  2390. }
  2391. /* Calculate the address shift from the page size */
  2392. chip->page_shift = ffs(mtd->writesize) - 1;
  2393. /* Convert chipsize to number of pages per chip -1. */
  2394. chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
  2395. chip->bbt_erase_shift = chip->phys_erase_shift =
  2396. ffs(mtd->erasesize) - 1;
  2397. if (chip->chipsize & 0xffffffff)
  2398. chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
  2399. else {
  2400. chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
  2401. chip->chip_shift += 32 - 1;
  2402. }
  2403. chip->badblockbits = 8;
  2404. /* Set the bad block position */
  2405. if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
  2406. chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
  2407. else
  2408. chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
  2409. /*
  2410. * Bad block marker is stored in the last page of each block
  2411. * on Samsung and Hynix MLC devices; stored in first two pages
  2412. * of each block on Micron devices with 2KiB pages and on
  2413. * SLC Samsung, Hynix, Toshiba and AMD/Spansion. All others scan
  2414. * only the first page.
  2415. */
  2416. if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
  2417. (*maf_id == NAND_MFR_SAMSUNG ||
  2418. *maf_id == NAND_MFR_HYNIX))
  2419. chip->options |= NAND_BBT_SCANLASTPAGE;
  2420. else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
  2421. (*maf_id == NAND_MFR_SAMSUNG ||
  2422. *maf_id == NAND_MFR_HYNIX ||
  2423. *maf_id == NAND_MFR_TOSHIBA ||
  2424. *maf_id == NAND_MFR_AMD)) ||
  2425. (mtd->writesize == 2048 &&
  2426. *maf_id == NAND_MFR_MICRON))
  2427. chip->options |= NAND_BBT_SCAN2NDPAGE;
  2428. /*
  2429. * Numonyx/ST 2K pages, x8 bus use BOTH byte 1 and 6
  2430. */
  2431. if (!(busw & NAND_BUSWIDTH_16) &&
  2432. *maf_id == NAND_MFR_STMICRO &&
  2433. mtd->writesize == 2048) {
  2434. chip->options |= NAND_BBT_SCANBYTE1AND6;
  2435. chip->badblockpos = 0;
  2436. }
  2437. /* Check for AND chips with 4 page planes */
  2438. if (chip->options & NAND_4PAGE_ARRAY)
  2439. chip->erase_cmd = multi_erase_cmd;
  2440. else
  2441. chip->erase_cmd = single_erase_cmd;
  2442. /* Do not replace user supplied command function ! */
  2443. if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
  2444. chip->cmdfunc = nand_command_lp;
  2445. /* TODO onfi flash name */
  2446. MTDDEBUG (MTD_DEBUG_LEVEL0, "NAND device: Manufacturer ID:"
  2447. " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
  2448. nand_manuf_ids[maf_idx].name,
  2449. #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
  2450. chip->onfi_version ? chip->onfi_params.model : type->name);
  2451. #else
  2452. type->name);
  2453. #endif
  2454. return type;
  2455. }
  2456. /**
  2457. * nand_scan_ident - [NAND Interface] Scan for the NAND device
  2458. * @mtd: MTD device structure
  2459. * @maxchips: Number of chips to scan for
  2460. * @table: Alternative NAND ID table
  2461. *
  2462. * This is the first phase of the normal nand_scan() function. It
  2463. * reads the flash ID and sets up MTD fields accordingly.
  2464. *
  2465. * The mtd->owner field must be set to the module of the caller.
  2466. */
  2467. int nand_scan_ident(struct mtd_info *mtd, int maxchips,
  2468. const struct nand_flash_dev *table)
  2469. {
  2470. int i, busw, nand_maf_id, nand_dev_id;
  2471. struct nand_chip *chip = mtd->priv;
  2472. const struct nand_flash_dev *type;
  2473. /* Get buswidth to select the correct functions */
  2474. busw = chip->options & NAND_BUSWIDTH_16;
  2475. /* Set the default functions */
  2476. nand_set_defaults(chip, busw);
  2477. /* Read the flash type */
  2478. type = nand_get_flash_type(mtd, chip, busw,
  2479. &nand_maf_id, &nand_dev_id, table);
  2480. if (IS_ERR(type)) {
  2481. #ifndef CONFIG_SYS_NAND_QUIET_TEST
  2482. printk(KERN_WARNING "No NAND device found!!!\n");
  2483. #endif
  2484. chip->select_chip(mtd, -1);
  2485. return PTR_ERR(type);
  2486. }
  2487. /* Check for a chip array */
  2488. for (i = 1; i < maxchips; i++) {
  2489. chip->select_chip(mtd, i);
  2490. /* See comment in nand_get_flash_type for reset */
  2491. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  2492. /* Send the command for reading device ID */
  2493. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  2494. /* Read manufacturer and device IDs */
  2495. if (nand_maf_id != chip->read_byte(mtd) ||
  2496. nand_dev_id != chip->read_byte(mtd))
  2497. break;
  2498. }
  2499. #ifdef DEBUG
  2500. if (i > 1)
  2501. printk(KERN_INFO "%d NAND chips detected\n", i);
  2502. #endif
  2503. /* Store the number of chips and calc total size for mtd */
  2504. chip->numchips = i;
  2505. mtd->size = i * chip->chipsize;
  2506. return 0;
  2507. }
  2508. /**
  2509. * nand_scan_tail - [NAND Interface] Scan for the NAND device
  2510. * @mtd: MTD device structure
  2511. *
  2512. * This is the second phase of the normal nand_scan() function. It
  2513. * fills out all the uninitialized function pointers with the defaults
  2514. * and scans for a bad block table if appropriate.
  2515. */
  2516. int nand_scan_tail(struct mtd_info *mtd)
  2517. {
  2518. int i;
  2519. struct nand_chip *chip = mtd->priv;
  2520. if (!(chip->options & NAND_OWN_BUFFERS))
  2521. chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
  2522. if (!chip->buffers)
  2523. return -ENOMEM;
  2524. /* Set the internal oob buffer location, just after the page data */
  2525. chip->oob_poi = chip->buffers->databuf + mtd->writesize;
  2526. /*
  2527. * If no default placement scheme is given, select an appropriate one
  2528. */
  2529. if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
  2530. switch (mtd->oobsize) {
  2531. case 8:
  2532. chip->ecc.layout = &nand_oob_8;
  2533. break;
  2534. case 16:
  2535. chip->ecc.layout = &nand_oob_16;
  2536. break;
  2537. case 64:
  2538. chip->ecc.layout = &nand_oob_64;
  2539. break;
  2540. case 128:
  2541. chip->ecc.layout = &nand_oob_128;
  2542. break;
  2543. default:
  2544. printk(KERN_WARNING "No oob scheme defined for "
  2545. "oobsize %d\n", mtd->oobsize);
  2546. }
  2547. }
  2548. if (!chip->write_page)
  2549. chip->write_page = nand_write_page;
  2550. /*
  2551. * check ECC mode, default to software if 3byte/512byte hardware ECC is
  2552. * selected and we have 256 byte pagesize fallback to software ECC
  2553. */
  2554. switch (chip->ecc.mode) {
  2555. case NAND_ECC_HW_OOB_FIRST:
  2556. /* Similar to NAND_ECC_HW, but a separate read_page handle */
  2557. if (!chip->ecc.calculate || !chip->ecc.correct ||
  2558. !chip->ecc.hwctl) {
  2559. printk(KERN_WARNING "No ECC functions supplied; "
  2560. "Hardware ECC not possible\n");
  2561. BUG();
  2562. }
  2563. if (!chip->ecc.read_page)
  2564. chip->ecc.read_page = nand_read_page_hwecc_oob_first;
  2565. case NAND_ECC_HW:
  2566. /* Use standard hwecc read page function ? */
  2567. if (!chip->ecc.read_page)
  2568. chip->ecc.read_page = nand_read_page_hwecc;
  2569. if (!chip->ecc.write_page)
  2570. chip->ecc.write_page = nand_write_page_hwecc;
  2571. if (!chip->ecc.read_page_raw)
  2572. chip->ecc.read_page_raw = nand_read_page_raw;
  2573. if (!chip->ecc.write_page_raw)
  2574. chip->ecc.write_page_raw = nand_write_page_raw;
  2575. if (!chip->ecc.read_oob)
  2576. chip->ecc.read_oob = nand_read_oob_std;
  2577. if (!chip->ecc.write_oob)
  2578. chip->ecc.write_oob = nand_write_oob_std;
  2579. case NAND_ECC_HW_SYNDROME:
  2580. if ((!chip->ecc.calculate || !chip->ecc.correct ||
  2581. !chip->ecc.hwctl) &&
  2582. (!chip->ecc.read_page ||
  2583. chip->ecc.read_page == nand_read_page_hwecc ||
  2584. !chip->ecc.write_page ||
  2585. chip->ecc.write_page == nand_write_page_hwecc)) {
  2586. printk(KERN_WARNING "No ECC functions supplied; "
  2587. "Hardware ECC not possible\n");
  2588. BUG();
  2589. }
  2590. /* Use standard syndrome read/write page function ? */
  2591. if (!chip->ecc.read_page)
  2592. chip->ecc.read_page = nand_read_page_syndrome;
  2593. if (!chip->ecc.write_page)
  2594. chip->ecc.write_page = nand_write_page_syndrome;
  2595. if (!chip->ecc.read_page_raw)
  2596. chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
  2597. if (!chip->ecc.write_page_raw)
  2598. chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
  2599. if (!chip->ecc.read_oob)
  2600. chip->ecc.read_oob = nand_read_oob_syndrome;
  2601. if (!chip->ecc.write_oob)
  2602. chip->ecc.write_oob = nand_write_oob_syndrome;
  2603. if (mtd->writesize >= chip->ecc.size)
  2604. break;
  2605. printk(KERN_WARNING "%d byte HW ECC not possible on "
  2606. "%d byte page size, fallback to SW ECC\n",
  2607. chip->ecc.size, mtd->writesize);
  2608. chip->ecc.mode = NAND_ECC_SOFT;
  2609. case NAND_ECC_SOFT:
  2610. chip->ecc.calculate = nand_calculate_ecc;
  2611. chip->ecc.correct = nand_correct_data;
  2612. chip->ecc.read_page = nand_read_page_swecc;
  2613. chip->ecc.read_subpage = nand_read_subpage;
  2614. chip->ecc.write_page = nand_write_page_swecc;
  2615. chip->ecc.read_page_raw = nand_read_page_raw;
  2616. chip->ecc.write_page_raw = nand_write_page_raw;
  2617. chip->ecc.read_oob = nand_read_oob_std;
  2618. chip->ecc.write_oob = nand_write_oob_std;
  2619. if (!chip->ecc.size)
  2620. chip->ecc.size = 256;
  2621. chip->ecc.bytes = 3;
  2622. break;
  2623. case NAND_ECC_SOFT_BCH:
  2624. if (!mtd_nand_has_bch()) {
  2625. printk(KERN_WARNING "CONFIG_MTD_ECC_BCH not enabled\n");
  2626. return -EINVAL;
  2627. }
  2628. chip->ecc.calculate = nand_bch_calculate_ecc;
  2629. chip->ecc.correct = nand_bch_correct_data;
  2630. chip->ecc.read_page = nand_read_page_swecc;
  2631. chip->ecc.read_subpage = nand_read_subpage;
  2632. chip->ecc.write_page = nand_write_page_swecc;
  2633. chip->ecc.read_page_raw = nand_read_page_raw;
  2634. chip->ecc.write_page_raw = nand_write_page_raw;
  2635. chip->ecc.read_oob = nand_read_oob_std;
  2636. chip->ecc.write_oob = nand_write_oob_std;
  2637. /*
  2638. * Board driver should supply ecc.size and ecc.bytes values to
  2639. * select how many bits are correctable; see nand_bch_init()
  2640. * for details.
  2641. * Otherwise, default to 4 bits for large page devices
  2642. */
  2643. if (!chip->ecc.size && (mtd->oobsize >= 64)) {
  2644. chip->ecc.size = 512;
  2645. chip->ecc.bytes = 7;
  2646. }
  2647. chip->ecc.priv = nand_bch_init(mtd,
  2648. chip->ecc.size,
  2649. chip->ecc.bytes,
  2650. &chip->ecc.layout);
  2651. if (!chip->ecc.priv)
  2652. printk(KERN_WARNING "BCH ECC initialization failed!\n");
  2653. break;
  2654. case NAND_ECC_NONE:
  2655. printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
  2656. "This is not recommended !!\n");
  2657. chip->ecc.read_page = nand_read_page_raw;
  2658. chip->ecc.write_page = nand_write_page_raw;
  2659. chip->ecc.read_oob = nand_read_oob_std;
  2660. chip->ecc.read_page_raw = nand_read_page_raw;
  2661. chip->ecc.write_page_raw = nand_write_page_raw;
  2662. chip->ecc.write_oob = nand_write_oob_std;
  2663. chip->ecc.size = mtd->writesize;
  2664. chip->ecc.bytes = 0;
  2665. break;
  2666. default:
  2667. printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
  2668. chip->ecc.mode);
  2669. BUG();
  2670. }
  2671. /*
  2672. * The number of bytes available for a client to place data into
  2673. * the out of band area
  2674. */
  2675. chip->ecc.layout->oobavail = 0;
  2676. for (i = 0; chip->ecc.layout->oobfree[i].length
  2677. && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
  2678. chip->ecc.layout->oobavail +=
  2679. chip->ecc.layout->oobfree[i].length;
  2680. mtd->oobavail = chip->ecc.layout->oobavail;
  2681. /*
  2682. * Set the number of read / write steps for one page depending on ECC
  2683. * mode
  2684. */
  2685. chip->ecc.steps = mtd->writesize / chip->ecc.size;
  2686. if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
  2687. printk(KERN_WARNING "Invalid ecc parameters\n");
  2688. BUG();
  2689. }
  2690. chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
  2691. /*
  2692. * Allow subpage writes up to ecc.steps. Not possible for MLC
  2693. * FLASH.
  2694. */
  2695. if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
  2696. !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
  2697. switch (chip->ecc.steps) {
  2698. case 2:
  2699. mtd->subpage_sft = 1;
  2700. break;
  2701. case 4:
  2702. case 8:
  2703. case 16:
  2704. mtd->subpage_sft = 2;
  2705. break;
  2706. }
  2707. }
  2708. chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
  2709. /* Initialize state */
  2710. chip->state = FL_READY;
  2711. /* De-select the device */
  2712. chip->select_chip(mtd, -1);
  2713. /* Invalidate the pagebuffer reference */
  2714. chip->pagebuf = -1;
  2715. /* Fill in remaining MTD driver data */
  2716. mtd->type = MTD_NANDFLASH;
  2717. mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
  2718. MTD_CAP_NANDFLASH;
  2719. mtd->erase = nand_erase;
  2720. mtd->point = NULL;
  2721. mtd->unpoint = NULL;
  2722. mtd->read = nand_read;
  2723. mtd->write = nand_write;
  2724. mtd->read_oob = nand_read_oob;
  2725. mtd->write_oob = nand_write_oob;
  2726. mtd->sync = nand_sync;
  2727. mtd->lock = NULL;
  2728. mtd->unlock = NULL;
  2729. mtd->block_isbad = nand_block_isbad;
  2730. mtd->block_markbad = nand_block_markbad;
  2731. /* propagate ecc.layout to mtd_info */
  2732. mtd->ecclayout = chip->ecc.layout;
  2733. /* Check, if we should skip the bad block table scan */
  2734. if (chip->options & NAND_SKIP_BBTSCAN)
  2735. chip->options |= NAND_BBT_SCANNED;
  2736. return 0;
  2737. }
  2738. /**
  2739. * nand_scan - [NAND Interface] Scan for the NAND device
  2740. * @mtd: MTD device structure
  2741. * @maxchips: Number of chips to scan for
  2742. *
  2743. * This fills out all the uninitialized function pointers
  2744. * with the defaults.
  2745. * The flash ID is read and the mtd/chip structures are
  2746. * filled with the appropriate values.
  2747. * The mtd->owner field must be set to the module of the caller
  2748. *
  2749. */
  2750. int nand_scan(struct mtd_info *mtd, int maxchips)
  2751. {
  2752. int ret;
  2753. ret = nand_scan_ident(mtd, maxchips, NULL);
  2754. if (!ret)
  2755. ret = nand_scan_tail(mtd);
  2756. return ret;
  2757. }
  2758. /**
  2759. * nand_release - [NAND Interface] Free resources held by the NAND device
  2760. * @mtd: MTD device structure
  2761. */
  2762. void nand_release(struct mtd_info *mtd)
  2763. {
  2764. struct nand_chip *chip = mtd->priv;
  2765. if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
  2766. nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
  2767. #ifdef CONFIG_MTD_PARTITIONS
  2768. /* Deregister partitions */
  2769. del_mtd_partitions(mtd);
  2770. #endif
  2771. /* Free bad block table memory */
  2772. kfree(chip->bbt);
  2773. if (!(chip->options & NAND_OWN_BUFFERS))
  2774. kfree(chip->buffers);
  2775. /* Free bad block descriptor memory */
  2776. if (chip->badblock_pattern && chip->badblock_pattern->options
  2777. & NAND_BBT_DYNAMICSTRUCT)
  2778. kfree(chip->badblock_pattern);
  2779. }