debris.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /* Environments */
  30. /* bootargs */
  31. #define CONFIG_BOOTARGS \
  32. "console=ttyS0,9600 init=/linuxrc " \
  33. "root=/dev/nfs rw nfsroot=192.168.0.1:" \
  34. "/tftpboot/target " \
  35. "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
  36. "255.255.255.0:debris:eth0:none " \
  37. "mtdparts=phys:12m(root),-(kernel)"
  38. /* bootcmd */
  39. #define CONFIG_BOOTCOMMAND \
  40. "tftp 800000 pImage; " \
  41. "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
  42. "root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  43. "ip=$(ipaddr):$(serverip):$(gatewayip):" \
  44. "$(netmask):$(hostname):eth0:none " \
  45. "mtdparts=phys:12m(root),-(kernel); " \
  46. "bootm 800000"
  47. /* bootdelay */
  48. #define CONFIG_BOOTDELAY 5 /* autoboot 5s */
  49. /* baudrate */
  50. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  51. /* loads_echo */
  52. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  53. /* ethaddr */
  54. #undef CONFIG_ETHADDR
  55. /* eth2addr */
  56. #undef CONFIG_ETH2ADDR
  57. /* eth3addr */
  58. #undef CONFIG_ETH3ADDR
  59. /* ipaddr */
  60. #define CONFIG_IPADDR 192.168.0.2
  61. /* serverip */
  62. #define CONFIG_SERVERIP 192.168.0.1
  63. /* autoload */
  64. #undef CFG_AUTOLOAD
  65. /* rootpath */
  66. #define CONFIG_ROOTPATH /tftpboot/target
  67. /* gatewayip */
  68. #define CONFIG_GATEWAYIP 192.168.0.1
  69. /* netmask */
  70. #define CONFIG_NETMASK 255.255.255.0
  71. /* hostname */
  72. #define CONFIG_HOSTNAME debris
  73. /* bootfile */
  74. #define CONFIG_BOOTFILE pImage
  75. /* loadaddr */
  76. #define CONFIG_LOADADDR 800000
  77. /* preboot */
  78. #undef CONFIG_PREBOOT
  79. /* clocks_in_mhz */
  80. #undef CONFIG_CLOCKS_IN_MHZ
  81. /*
  82. * High Level Configuration Options
  83. * (easy to change)
  84. */
  85. #define CONFIG_MPC824X 1
  86. #define CONFIG_MPC8245 1
  87. #define CONFIG_DEBRIS 1
  88. #if 0
  89. #define USE_DINK32 1
  90. #else
  91. #undef USE_DINK32
  92. #endif
  93. #define CONFIG_CONS_INDEX 1
  94. #define CONFIG_BAUDRATE 9600
  95. #define CONFIG_DRAM_SPEED 100 /* MHz */
  96. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  97. CFG_CMD_ASKENV | \
  98. CFG_CMD_CACHE | \
  99. CFG_CMD_DATE | \
  100. CFG_CMD_DHCP | \
  101. CFG_CMD_DIAG | \
  102. CFG_CMD_EEPROM | \
  103. CFG_CMD_ELF | \
  104. CFG_CMD_I2C | \
  105. CFG_CMD_JFFS2 | \
  106. CFG_CMD_KGBD | \
  107. CFG_CMD_PCI | \
  108. CFG_CMD_PING | \
  109. CFG_CMD_SAVES | \
  110. CFG_CMD_SDRAM)
  111. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  112. #include <cmd_confdefs.h>
  113. /*
  114. * Miscellaneous configurable options
  115. */
  116. #define CFG_LONGHELP 1 /* undef to save memory */
  117. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  118. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  119. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  120. #define CFG_MAXARGS 16 /* max number of command args */
  121. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  122. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  123. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  124. /*-----------------------------------------------------------------------
  125. * PCI stuff
  126. *-----------------------------------------------------------------------
  127. */
  128. #define CONFIG_PCI /* include pci support */
  129. #define CONFIG_PCI_PNP
  130. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  131. #define CONFIG_EEPRO100
  132. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  133. #define CONFIG_EEPRO100_SROM_WRITE
  134. #define PCI_ENET0_IOADDR 0x80000000
  135. #define PCI_ENET0_MEMADDR 0x80000000
  136. #define PCI_ENET1_IOADDR 0x81000000
  137. #define PCI_ENET1_MEMADDR 0x81000000
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CFG_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_MAX_RAM_SIZE 0x10000000
  145. #define CONFIG_VERY_BIG_RAM
  146. #define CFG_RESET_ADDRESS 0xFFF00100
  147. #if defined (USE_DINK32)
  148. #define CFG_MONITOR_LEN 0x00040000
  149. #define CFG_MONITOR_BASE 0x00090000
  150. #define CFG_RAMBOOT 1
  151. #define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  152. #define CFG_INIT_RAM_END 0x10000
  153. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  154. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  155. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  156. #else
  157. #undef CFG_RAMBOOT
  158. #define CFG_MONITOR_LEN 0x00040000
  159. #define CFG_MONITOR_BASE TEXT_BASE
  160. /*#define CFG_GBL_DATA_SIZE 256*/
  161. #define CFG_GBL_DATA_SIZE 128
  162. #define CFG_INIT_RAM_ADDR 0x40000000
  163. #define CFG_INIT_RAM_END 0x1000
  164. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  165. #endif
  166. #define CFG_FLASH_BASE 0x7C000000
  167. #define CFG_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
  168. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  169. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  170. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  171. #define CFG_EUMB_ADDR 0xFC000000
  172. #define CFG_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  173. #define CFG_FLASH_RANGE_SIZE 0x01000000
  174. #define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
  175. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  176. #define CFG_JFFS2_NUM_BANKS 1
  177. #define CFG_ENV_IS_IN_NVRAM 1
  178. #define CONFIG_ENV_OVERWRITE 1
  179. #define CFG_NVRAM_ACCESS_ROUTINE 1
  180. #define CFG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
  181. #define CFG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
  182. #define CFG_ENV_OFFSET 0 /* starting right at the beginning */
  183. #define CFG_NVRAM_BASE_ADDR 0xff000000
  184. /*
  185. * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_VXWORKS_OFFS =
  186. * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
  187. */
  188. #define CFG_NVRAM_VXWORKS_OFFS 0x6900
  189. /*
  190. * select i2c support configuration
  191. *
  192. * Supported configurations are {none, software, hardware} drivers.
  193. * If the software driver is chosen, there are some additional
  194. * configuration items that the driver uses to drive the port pins.
  195. */
  196. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  197. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  198. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  199. #define CFG_I2C_SLAVE 0x7F
  200. #ifdef CONFIG_SOFT_I2C
  201. #error "Soft I2C is not configured properly. Please review!"
  202. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  203. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  204. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  205. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  206. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  207. else iop->pdat &= ~0x00010000
  208. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  209. else iop->pdat &= ~0x00020000
  210. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  211. #endif /* CONFIG_SOFT_I2C */
  212. #define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  213. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  214. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  215. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  216. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  217. #define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM }
  218. /*-----------------------------------------------------------------------
  219. * Definitions for initial stack pointer and data area (in DPRAM)
  220. */
  221. /*
  222. * NS16550 Configuration
  223. */
  224. #define CFG_NS16550
  225. #define CFG_NS16550_SERIAL
  226. #define CFG_NS16550_REG_SIZE 1
  227. #define CFG_NS16550_CLK 7372800
  228. #define CFG_NS16550_COM1 0xFF080000
  229. #define CFG_NS16550_COM2 (CFG_NS16550_COM1 + 8)
  230. #define CFG_NS16550_COM3 (CFG_NS16550_COM1 + 16)
  231. #define CFG_NS16550_COM4 (CFG_NS16550_COM1 + 24)
  232. /*
  233. * Low Level Configuration Settings
  234. * (address mappings, register initial values, etc.)
  235. * You should know what you are doing if you make changes here.
  236. */
  237. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  238. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
  239. #define CFG_DLL_EXTEND 0x00
  240. #define CFG_PCI_HOLD_DEL 0x20
  241. #define CFG_ROMNAL 15 /* rom/flash next access time */
  242. #define CFG_ROMFAL 31 /* rom/flash access time */
  243. #define CFG_REFINT 430 /* # of clocks between CBR refresh cycles */
  244. #define CFG_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
  245. /* the following are for SDRAM only*/
  246. #define CFG_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  247. #define CFG_REFREC 8 /* Refresh to activate interval */
  248. #define CFG_RDLAT 4 /* data latency from read command */
  249. #define CFG_PRETOACT 3 /* Precharge to activate interval */
  250. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  251. #define CFG_ACTORW 3 /* Activate to R/W */
  252. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  253. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  254. #if 0
  255. #define CFG_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  256. #endif
  257. #define CFG_REGISTERD_TYPE_BUFFER 1
  258. #define CFG_EXTROM 1
  259. #define CFG_REGDIMM 0
  260. /* memory bank settings*/
  261. /*
  262. * only bits 20-29 are actually used from these vales to set the
  263. * start/end address the upper two bits will be 0, and the lower 20
  264. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  265. * end address
  266. */
  267. #define CFG_BANK0_START 0x00000000
  268. #define CFG_BANK0_END (0x4000000 - 1)
  269. #define CFG_BANK0_ENABLE 1
  270. #define CFG_BANK1_START 0x04000000
  271. #define CFG_BANK1_END (0x8000000 - 1)
  272. #define CFG_BANK1_ENABLE 1
  273. #define CFG_BANK2_START 0x3ff00000
  274. #define CFG_BANK2_END 0x3fffffff
  275. #define CFG_BANK2_ENABLE 0
  276. #define CFG_BANK3_START 0x3ff00000
  277. #define CFG_BANK3_END 0x3fffffff
  278. #define CFG_BANK3_ENABLE 0
  279. #define CFG_BANK4_START 0x00000000
  280. #define CFG_BANK4_END 0x00000000
  281. #define CFG_BANK4_ENABLE 0
  282. #define CFG_BANK5_START 0x00000000
  283. #define CFG_BANK5_END 0x00000000
  284. #define CFG_BANK5_ENABLE 0
  285. #define CFG_BANK6_START 0x00000000
  286. #define CFG_BANK6_END 0x00000000
  287. #define CFG_BANK6_ENABLE 0
  288. #define CFG_BANK7_START 0x00000000
  289. #define CFG_BANK7_END 0x00000000
  290. #define CFG_BANK7_ENABLE 0
  291. /*
  292. * Memory bank enable bitmask, specifying which of the banks defined above
  293. are actually present. MSB is for bank #7, LSB is for bank #0.
  294. */
  295. #define CFG_BANK_ENABLE 0x01
  296. #define CFG_ODCR 0x75 /* configures line driver impedances, */
  297. /* see 8240 book for bit definitions */
  298. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  299. /* currently accessed page in memory */
  300. /* see 8240 book for details */
  301. /* SDRAM 0 - 256MB */
  302. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  303. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  304. /* stack in DCACHE @ 1GB (no backing mem) */
  305. #if defined(USE_DINK32)
  306. #define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
  307. #define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
  308. #else
  309. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  310. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  311. #endif
  312. /* PCI memory */
  313. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  314. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  315. /* Flash, config addrs, etc */
  316. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  317. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  318. #define CFG_DBAT0L CFG_IBAT0L
  319. #define CFG_DBAT0U CFG_IBAT0U
  320. #define CFG_DBAT1L CFG_IBAT1L
  321. #define CFG_DBAT1U CFG_IBAT1U
  322. #define CFG_DBAT2L CFG_IBAT2L
  323. #define CFG_DBAT2U CFG_IBAT2U
  324. #define CFG_DBAT3L CFG_IBAT3L
  325. #define CFG_DBAT3U CFG_IBAT3U
  326. /*
  327. * For booting Linux, the board info and command line data
  328. * have to be in the first 8 MB of memory, since this is
  329. * the maximum mapped by the Linux kernel during initialization.
  330. */
  331. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  332. /*-----------------------------------------------------------------------
  333. * FLASH organization
  334. */
  335. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  336. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  337. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  338. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  339. /*-----------------------------------------------------------------------
  340. * Cache Configuration
  341. */
  342. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  343. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  344. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  345. #endif
  346. /*
  347. * Internal Definitions
  348. *
  349. * Boot Flags
  350. */
  351. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  352. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  353. /* values according to the manual */
  354. #define CONFIG_DRAM_50MHZ 1
  355. #define CONFIG_SDRAM_50MHZ
  356. #define CONFIG_DISK_SPINUP_TIME 1000000
  357. #endif /* __CONFIG_H */