km_arm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * (C) Copyright 2009
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2010
  10. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  28. * MA 02110-1301 USA
  29. */
  30. #include <common.h>
  31. #include <i2c.h>
  32. #include <nand.h>
  33. #include <netdev.h>
  34. #include <miiphy.h>
  35. #include <spi.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/cpu.h>
  38. #include <asm/arch/kirkwood.h>
  39. #include <asm/arch/mpp.h>
  40. #include "../common/common.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /*
  43. * BOCO FPGA definitions
  44. */
  45. #define BOCO 0x10
  46. #define REG_CTRL_H 0x02
  47. #define MASK_WRL_UNITRUN 0x01
  48. #define MASK_RBX_PGY_PRESENT 0x40
  49. #define REG_IRQ_CIRQ2 0x2d
  50. #define MASK_RBI_DEFECT_16 0x01
  51. /* Multi-Purpose Pins Functionality configuration */
  52. static const u32 kwmpp_config[] = {
  53. MPP0_NF_IO2,
  54. MPP1_NF_IO3,
  55. MPP2_NF_IO4,
  56. MPP3_NF_IO5,
  57. MPP4_NF_IO6,
  58. MPP5_NF_IO7,
  59. MPP6_SYSRST_OUTn,
  60. MPP7_PEX_RST_OUTn,
  61. #if defined(CONFIG_SOFT_I2C)
  62. MPP8_GPIO, /* SDA */
  63. MPP9_GPIO, /* SCL */
  64. #endif
  65. #if defined(CONFIG_HARD_I2C)
  66. MPP8_TW_SDA,
  67. MPP9_TW_SCK,
  68. #endif
  69. MPP10_UART0_TXD,
  70. MPP11_UART0_RXD,
  71. MPP12_GPO, /* Reserved */
  72. MPP13_UART1_TXD,
  73. MPP14_UART1_RXD,
  74. MPP15_GPIO, /* Not used */
  75. MPP16_GPIO, /* Not used */
  76. MPP17_GPIO, /* Reserved */
  77. MPP18_NF_IO0,
  78. MPP19_NF_IO1,
  79. MPP20_GPIO,
  80. MPP21_GPIO,
  81. MPP22_GPIO,
  82. MPP23_GPIO,
  83. MPP24_GPIO,
  84. MPP25_GPIO,
  85. MPP26_GPIO,
  86. MPP27_GPIO,
  87. MPP28_GPIO,
  88. MPP29_GPIO,
  89. MPP30_GPIO,
  90. MPP31_GPIO,
  91. MPP32_GPIO,
  92. MPP33_GPIO,
  93. MPP34_GPIO, /* CDL1 (input) */
  94. MPP35_GPIO, /* CDL2 (input) */
  95. MPP36_GPIO, /* MAIN_IRQ (input) */
  96. MPP37_GPIO, /* BOARD_LED */
  97. MPP38_GPIO, /* Piggy3 LED[1] */
  98. MPP39_GPIO, /* Piggy3 LED[2] */
  99. MPP40_GPIO, /* Piggy3 LED[3] */
  100. MPP41_GPIO, /* Piggy3 LED[4] */
  101. MPP42_GPIO, /* Piggy3 LED[5] */
  102. MPP43_GPIO, /* Piggy3 LED[6] */
  103. MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
  104. MPP45_GPIO, /* Piggy3 LED[8] */
  105. MPP46_GPIO, /* Reserved */
  106. MPP47_GPIO, /* Reserved */
  107. MPP48_GPIO, /* Reserved */
  108. MPP49_GPIO, /* SW_INTOUTn */
  109. 0
  110. };
  111. #if defined(CONFIG_KM_MGCOGE3UN)
  112. /*
  113. * Wait for startup OK from mgcoge3ne
  114. */
  115. int startup_allowed(void)
  116. {
  117. unsigned char buf;
  118. /*
  119. * Read CIRQ16 bit (bit 0)
  120. */
  121. if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
  122. printf("%s: Error reading Boco\n", __func__);
  123. else
  124. if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
  125. return 1;
  126. return 0;
  127. }
  128. #endif
  129. #if (defined(CONFIG_KM_PIGGY4_88E6061)|defined(CONFIG_KM_PIGGY4_88E6352))
  130. /*
  131. * All boards with PIGGY4 connected via a simple switch have ethernet always
  132. * present.
  133. */
  134. int ethernet_present(void)
  135. {
  136. return 1;
  137. }
  138. #else
  139. int ethernet_present(void)
  140. {
  141. uchar buf;
  142. int ret = 0;
  143. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  144. printf("%s: Error reading Boco\n", __func__);
  145. return -1;
  146. }
  147. if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
  148. ret = 1;
  149. return ret;
  150. }
  151. #endif
  152. int initialize_unit_leds(void)
  153. {
  154. /*
  155. * Init the unit LEDs per default they all are
  156. * ok apart from bootstat
  157. */
  158. uchar buf;
  159. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  160. printf("%s: Error reading Boco\n", __func__);
  161. return -1;
  162. }
  163. buf |= MASK_WRL_UNITRUN;
  164. if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  165. printf("%s: Error writing Boco\n", __func__);
  166. return -1;
  167. }
  168. return 0;
  169. }
  170. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  171. void set_bootcount_addr(void)
  172. {
  173. uchar buf[32];
  174. unsigned int bootcountaddr;
  175. bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
  176. sprintf((char *)buf, "0x%x", bootcountaddr);
  177. setenv("bootcountaddr", (char *)buf);
  178. }
  179. #endif
  180. int misc_init_r(void)
  181. {
  182. #if defined(CONFIG_KM_MGCOGE3UN)
  183. char *wait_for_ne;
  184. wait_for_ne = getenv("waitforne");
  185. if (wait_for_ne != NULL) {
  186. if (strcmp(wait_for_ne, "true") == 0) {
  187. int cnt = 0;
  188. int abort = 0;
  189. puts("NE go: ");
  190. while (startup_allowed() == 0) {
  191. if (tstc()) {
  192. (void) getc(); /* consume input */
  193. abort = 1;
  194. break;
  195. }
  196. udelay(200000);
  197. cnt++;
  198. if (cnt == 5)
  199. puts("wait\b\b\b\b");
  200. if (cnt == 10) {
  201. cnt = 0;
  202. puts(" \b\b\b\b");
  203. }
  204. }
  205. if (abort == 1)
  206. printf("\nAbort waiting for ne\n");
  207. else
  208. puts("OK\n");
  209. }
  210. }
  211. #endif
  212. initialize_unit_leds();
  213. set_km_env();
  214. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  215. set_bootcount_addr();
  216. #endif
  217. return 0;
  218. }
  219. int board_early_init_f(void)
  220. {
  221. #if defined(CONFIG_SOFT_I2C)
  222. u32 tmp;
  223. /* set the 2 bitbang i2c pins as output gpios */
  224. tmp = readl(KW_GPIO0_BASE + 4);
  225. writel(tmp & (~KM_KIRKWOOD_SOFT_I2C_GPIOS) , KW_GPIO0_BASE + 4);
  226. #endif
  227. /* adjust SDRAM size for bank 0 */
  228. kw_sdram_size_adjust(0);
  229. kirkwood_mpp_conf(kwmpp_config, NULL);
  230. return 0;
  231. }
  232. int board_init(void)
  233. {
  234. /* address of boot parameters */
  235. gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
  236. /*
  237. * The KM_FLASH_GPIO_PIN switches between using a
  238. * NAND or a SPI FLASH. Set this pin on start
  239. * to NAND mode.
  240. */
  241. kw_gpio_set_valid(KM_FLASH_GPIO_PIN, 1);
  242. kw_gpio_direction_output(KM_FLASH_GPIO_PIN, 1);
  243. #if defined(CONFIG_SOFT_I2C)
  244. /*
  245. * Reinit the GPIO for I2C Bitbang driver so that the now
  246. * available gpio framework is consistent. The calls to
  247. * direction output in are not necessary, they are already done in
  248. * board_early_init_f
  249. */
  250. kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
  251. kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
  252. #endif
  253. #if defined(CONFIG_SYS_EEPROM_WREN)
  254. kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
  255. kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
  256. #endif
  257. #if defined(CONFIG_KM_FPGA_CONFIG)
  258. trigger_fpga_config();
  259. #endif
  260. return 0;
  261. }
  262. int board_late_init(void)
  263. {
  264. #if defined(CONFIG_KMCOGE5UN)
  265. /* I/O pin to erase flash RGPP09 = MPP43 */
  266. #define KM_FLASH_ERASE_ENABLE 43
  267. u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE);
  268. /* if pin 1 do full erase */
  269. if (dip_switch != 0) {
  270. /* start bootloader */
  271. puts("DIP: Enabled\n");
  272. setenv("actual_bank", "0");
  273. }
  274. #endif
  275. #if defined(CONFIG_KM_FPGA_CONFIG)
  276. wait_for_fpga_config();
  277. fpga_reset();
  278. toggle_eeprom_spi_bus();
  279. #endif
  280. return 0;
  281. }
  282. int board_spi_claim_bus(struct spi_slave *slave)
  283. {
  284. kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0);
  285. return 0;
  286. }
  287. void board_spi_release_bus(struct spi_slave *slave)
  288. {
  289. kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1);
  290. }
  291. #if (defined(CONFIG_KM_PIGGY4_88E6061))
  292. #define PHY_LED_SEL_REG 0x18
  293. #define PHY_LED0_LINK (0x5)
  294. #define PHY_LED1_ACT (0x8<<4)
  295. #define PHY_LED2_INT (0xe<<8)
  296. #define PHY_SPEC_CTRL_REG 0x1c
  297. #define PHY_RGMII_CLK_STABLE (0x1<<10)
  298. #define PHY_CLSA (0x1<<1)
  299. /* Configure and enable MV88E3018 PHY */
  300. void reset_phy(void)
  301. {
  302. char *name = "egiga0";
  303. unsigned short reg;
  304. if (miiphy_set_current_dev(name))
  305. return;
  306. /* RGMII clk transition on data stable */
  307. if (!miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, &reg))
  308. printf("Error reading PHY spec ctrl reg\n");
  309. if (!miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG,
  310. reg | PHY_RGMII_CLK_STABLE | PHY_CLSA))
  311. printf("Error writing PHY spec ctrl reg\n");
  312. /* leds setup */
  313. if (!miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL_REG,
  314. PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT))
  315. printf("Error writing PHY LED reg\n");
  316. /* reset the phy */
  317. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  318. }
  319. #elif defined(CONFIG_KM_PIGGY4_88E6352)
  320. #include <mv88e6352.h>
  321. #if defined(CONFIG_KM_NUSA)
  322. struct mv88e_sw_reg extsw_conf[] = {
  323. /*
  324. * port 0, PIGGY4, autoneg
  325. * first the fix for the 1000Mbits Autoneg, this is from
  326. * a Marvell errata, the regs are undocumented
  327. */
  328. { PHY(0), PHY_PAGE, AN1000FIX_PAGE },
  329. { PHY(0), PHY_STATUS, AN1000FIX },
  330. { PHY(0), PHY_PAGE, 0 },
  331. /* now the real port and phy configuration */
  332. { PORT(0), PORT_PHY, NO_SPEED_FOR },
  333. { PORT(0), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  334. { PHY(0), PHY_1000_CTRL, NO_ADV },
  335. { PHY(0), PHY_SPEC_CTRL, AUTO_MDIX_EN },
  336. { PHY(0), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
  337. FULL_DUPLEX },
  338. /* port 1, unused */
  339. { PORT(1), PORT_CTRL, PORT_DIS },
  340. { PHY(1), PHY_CTRL, PHY_PWR_DOWN },
  341. { PHY(1), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
  342. /* port 2, unused */
  343. { PORT(2), PORT_CTRL, PORT_DIS },
  344. { PHY(2), PHY_CTRL, PHY_PWR_DOWN },
  345. { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
  346. /* port 3, unused */
  347. { PORT(3), PORT_CTRL, PORT_DIS },
  348. { PHY(3), PHY_CTRL, PHY_PWR_DOWN },
  349. { PHY(3), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
  350. /* port 4, ICNEV, SerDes, SGMII */
  351. { PORT(4), PORT_STATUS, NO_PHY_DETECT },
  352. { PORT(4), PORT_PHY, SPEED_1000_FOR },
  353. { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  354. { PHY(4), PHY_CTRL, PHY_PWR_DOWN },
  355. { PHY(4), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
  356. /* port 5, CPU_RGMII */
  357. { PORT(5), PORT_PHY, RX_RGMII_TIM | TX_RGMII_TIM | FLOW_CTRL_EN |
  358. FLOW_CTRL_FOR | LINK_VAL | LINK_FOR | FULL_DPX |
  359. FULL_DPX_FOR | SPEED_1000_FOR },
  360. { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  361. /* port 6, unused, this port has no phy */
  362. { PORT(6), PORT_CTRL, PORT_DIS },
  363. };
  364. #else
  365. struct mv88e_sw_reg extsw_conf[] = {};
  366. #endif
  367. void reset_phy(void)
  368. {
  369. #if defined(CONFIG_KM_MVEXTSW_ADDR)
  370. char *name = "egiga0";
  371. if (miiphy_set_current_dev(name))
  372. return;
  373. mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
  374. ARRAY_SIZE(extsw_conf));
  375. mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
  376. #endif
  377. }
  378. #else
  379. /* Configure and enable MV88E1118 PHY on the piggy*/
  380. void reset_phy(void)
  381. {
  382. char *name = "egiga0";
  383. if (miiphy_set_current_dev(name))
  384. return;
  385. /* reset the phy */
  386. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  387. }
  388. #endif
  389. #if defined(CONFIG_HUSH_INIT_VAR)
  390. int hush_init_var(void)
  391. {
  392. ivm_read_eeprom();
  393. return 0;
  394. }
  395. #endif
  396. #if defined(CONFIG_SOFT_I2C)
  397. void set_sda(int state)
  398. {
  399. I2C_ACTIVE;
  400. I2C_SDA(state);
  401. }
  402. void set_scl(int state)
  403. {
  404. I2C_SCL(state);
  405. }
  406. int get_sda(void)
  407. {
  408. I2C_TRISTATE;
  409. return I2C_READ;
  410. }
  411. int get_scl(void)
  412. {
  413. return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
  414. }
  415. #endif
  416. #if defined(CONFIG_POST)
  417. #define KM_POST_EN_L 44
  418. #define POST_WORD_OFF 8
  419. int post_hotkeys_pressed(void)
  420. {
  421. #if defined(CONFIG_KM_COGE5UN)
  422. return kw_gpio_get_value(KM_POST_EN_L);
  423. #else
  424. return !kw_gpio_get_value(KM_POST_EN_L);
  425. #endif
  426. }
  427. ulong post_word_load(void)
  428. {
  429. void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
  430. return in_le32(addr);
  431. }
  432. void post_word_store(ulong value)
  433. {
  434. void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
  435. out_le32(addr, value);
  436. }
  437. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  438. {
  439. *vstart = CONFIG_SYS_SDRAM_BASE;
  440. /* we go up to relocation plus a 1 MB margin */
  441. *size = CONFIG_SYS_TEXT_BASE - (1<<20);
  442. return 0;
  443. }
  444. #endif
  445. #if defined(CONFIG_SYS_EEPROM_WREN)
  446. int eeprom_write_enable(unsigned dev_addr, int state)
  447. {
  448. kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
  449. return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
  450. }
  451. #endif