mxs_spi.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Freescale i.MX28 SPI driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. * NOTE: This driver only supports the SPI-controller chipselects,
  23. * GPIO driven chipselects are not supported.
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <spi.h>
  28. #include <asm/errno.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/imx-regs.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/arch/dma.h>
  34. #define MXS_SPI_MAX_TIMEOUT 1000000
  35. #define MXS_SPI_PORT_OFFSET 0x2000
  36. #define MXS_SSP_CHIPSELECT_MASK 0x00300000
  37. #define MXS_SSP_CHIPSELECT_SHIFT 20
  38. #define MXSSSP_SMALL_TRANSFER 512
  39. struct mxs_spi_slave {
  40. struct spi_slave slave;
  41. uint32_t max_khz;
  42. uint32_t mode;
  43. struct mxs_ssp_regs *regs;
  44. };
  45. static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
  46. {
  47. return container_of(slave, struct mxs_spi_slave, slave);
  48. }
  49. void spi_init(void)
  50. {
  51. }
  52. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  53. {
  54. /* MXS SPI: 4 ports and 3 chip selects maximum */
  55. if (!mxs_ssp_bus_id_valid(bus) || cs > 2)
  56. return 0;
  57. else
  58. return 1;
  59. }
  60. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  61. unsigned int max_hz, unsigned int mode)
  62. {
  63. struct mxs_spi_slave *mxs_slave;
  64. struct mxs_ssp_regs *ssp_regs;
  65. int reg;
  66. if (!spi_cs_is_valid(bus, cs)) {
  67. printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
  68. return NULL;
  69. }
  70. mxs_slave = calloc(sizeof(struct mxs_spi_slave), 1);
  71. if (!mxs_slave)
  72. return NULL;
  73. if (mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + bus))
  74. goto err_init;
  75. mxs_slave->slave.bus = bus;
  76. mxs_slave->slave.cs = cs;
  77. mxs_slave->max_khz = max_hz / 1000;
  78. mxs_slave->mode = mode;
  79. mxs_slave->regs = mxs_ssp_regs_by_bus(bus);
  80. ssp_regs = mxs_slave->regs;
  81. reg = readl(&ssp_regs->hw_ssp_ctrl0);
  82. reg &= ~(MXS_SSP_CHIPSELECT_MASK);
  83. reg |= cs << MXS_SSP_CHIPSELECT_SHIFT;
  84. writel(reg, &ssp_regs->hw_ssp_ctrl0);
  85. return &mxs_slave->slave;
  86. err_init:
  87. free(mxs_slave);
  88. return NULL;
  89. }
  90. void spi_free_slave(struct spi_slave *slave)
  91. {
  92. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  93. free(mxs_slave);
  94. }
  95. int spi_claim_bus(struct spi_slave *slave)
  96. {
  97. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  98. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  99. uint32_t reg = 0;
  100. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  101. writel(SSP_CTRL0_BUS_WIDTH_ONE_BIT, &ssp_regs->hw_ssp_ctrl0);
  102. reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
  103. reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
  104. reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
  105. writel(reg, &ssp_regs->hw_ssp_ctrl1);
  106. writel(0, &ssp_regs->hw_ssp_cmd0);
  107. mxs_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
  108. return 0;
  109. }
  110. void spi_release_bus(struct spi_slave *slave)
  111. {
  112. }
  113. static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
  114. {
  115. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
  116. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
  117. }
  118. static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
  119. {
  120. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
  121. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
  122. }
  123. static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
  124. char *data, int length, int write, unsigned long flags)
  125. {
  126. struct mxs_ssp_regs *ssp_regs = slave->regs;
  127. if (flags & SPI_XFER_BEGIN)
  128. mxs_spi_start_xfer(ssp_regs);
  129. while (length--) {
  130. /* We transfer 1 byte */
  131. #if defined(CONFIG_MX23)
  132. writel(SSP_CTRL0_XFER_COUNT_MASK, &ssp_regs->hw_ssp_ctrl0_clr);
  133. writel(1, &ssp_regs->hw_ssp_ctrl0_set);
  134. #elif defined(CONFIG_MX28)
  135. writel(1, &ssp_regs->hw_ssp_xfer_size);
  136. #endif
  137. if ((flags & SPI_XFER_END) && !length)
  138. mxs_spi_end_xfer(ssp_regs);
  139. if (write)
  140. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
  141. else
  142. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
  143. writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
  144. if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
  145. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  146. printf("MXS SPI: Timeout waiting for start\n");
  147. return -ETIMEDOUT;
  148. }
  149. if (write)
  150. writel(*data++, &ssp_regs->hw_ssp_data);
  151. writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
  152. if (!write) {
  153. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
  154. SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
  155. printf("MXS SPI: Timeout waiting for data\n");
  156. return -ETIMEDOUT;
  157. }
  158. *data = readl(&ssp_regs->hw_ssp_data);
  159. data++;
  160. }
  161. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
  162. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  163. printf("MXS SPI: Timeout waiting for finish\n");
  164. return -ETIMEDOUT;
  165. }
  166. }
  167. return 0;
  168. }
  169. static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
  170. char *data, int length, int write, unsigned long flags)
  171. {
  172. const int xfer_max_sz = 0xff00;
  173. const int desc_count = DIV_ROUND_UP(length, xfer_max_sz) + 1;
  174. struct mxs_ssp_regs *ssp_regs = slave->regs;
  175. struct mxs_dma_desc *dp;
  176. uint32_t ctrl0;
  177. uint32_t cache_data_count;
  178. const uint32_t dstart = (uint32_t)data;
  179. int dmach;
  180. int tl;
  181. int ret = 0;
  182. #if defined(CONFIG_MX23)
  183. const int mxs_spi_pio_words = 1;
  184. #elif defined(CONFIG_MX28)
  185. const int mxs_spi_pio_words = 4;
  186. #endif
  187. ALLOC_CACHE_ALIGN_BUFFER(struct mxs_dma_desc, desc, desc_count);
  188. memset(desc, 0, sizeof(struct mxs_dma_desc) * desc_count);
  189. ctrl0 = readl(&ssp_regs->hw_ssp_ctrl0);
  190. ctrl0 |= SSP_CTRL0_DATA_XFER;
  191. if (flags & SPI_XFER_BEGIN)
  192. ctrl0 |= SSP_CTRL0_LOCK_CS;
  193. if (!write)
  194. ctrl0 |= SSP_CTRL0_READ;
  195. if (length % ARCH_DMA_MINALIGN)
  196. cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
  197. else
  198. cache_data_count = length;
  199. /* Flush data to DRAM so DMA can pick them up */
  200. if (write)
  201. flush_dcache_range(dstart, dstart + cache_data_count);
  202. /* Invalidate the area, so no writeback into the RAM races with DMA */
  203. invalidate_dcache_range(dstart, dstart + cache_data_count);
  204. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
  205. dp = desc;
  206. while (length) {
  207. dp->address = (dma_addr_t)dp;
  208. dp->cmd.address = (dma_addr_t)data;
  209. /*
  210. * This is correct, even though it does indeed look insane.
  211. * I hereby have to, wholeheartedly, thank Freescale Inc.,
  212. * for always inventing insane hardware and keeping me busy
  213. * and employed ;-)
  214. */
  215. if (write)
  216. dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  217. else
  218. dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  219. /*
  220. * The DMA controller can transfer large chunks (64kB) at
  221. * time by setting the transfer length to 0. Setting tl to
  222. * 0x10000 will overflow below and make .data contain 0.
  223. * Otherwise, 0xff00 is the transfer maximum.
  224. */
  225. if (length >= 0x10000)
  226. tl = 0x10000;
  227. else
  228. tl = min(length, xfer_max_sz);
  229. dp->cmd.data |=
  230. ((tl & 0xffff) << MXS_DMA_DESC_BYTES_OFFSET) |
  231. (mxs_spi_pio_words << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
  232. MXS_DMA_DESC_HALT_ON_TERMINATE |
  233. MXS_DMA_DESC_TERMINATE_FLUSH;
  234. data += tl;
  235. length -= tl;
  236. if (!length) {
  237. dp->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM;
  238. if (flags & SPI_XFER_END) {
  239. ctrl0 &= ~SSP_CTRL0_LOCK_CS;
  240. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  241. }
  242. }
  243. /*
  244. * Write CTRL0, CMD0, CMD1 and XFER_SIZE registers in
  245. * case of MX28, write only CTRL0 in case of MX23 due
  246. * to the difference in register layout. It is utterly
  247. * essential that the XFER_SIZE register is written on
  248. * a per-descriptor basis with the same size as is the
  249. * descriptor!
  250. */
  251. dp->cmd.pio_words[0] = ctrl0;
  252. #ifdef CONFIG_MX28
  253. dp->cmd.pio_words[1] = 0;
  254. dp->cmd.pio_words[2] = 0;
  255. dp->cmd.pio_words[3] = tl;
  256. #endif
  257. mxs_dma_desc_append(dmach, dp);
  258. dp++;
  259. }
  260. if (mxs_dma_go(dmach))
  261. ret = -EINVAL;
  262. /* The data arrived into DRAM, invalidate cache over them */
  263. if (!write)
  264. invalidate_dcache_range(dstart, dstart + cache_data_count);
  265. return ret;
  266. }
  267. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  268. const void *dout, void *din, unsigned long flags)
  269. {
  270. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  271. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  272. int len = bitlen / 8;
  273. char dummy;
  274. int write = 0;
  275. char *data = NULL;
  276. int dma = 1;
  277. if (bitlen == 0) {
  278. if (flags & SPI_XFER_END) {
  279. din = (void *)&dummy;
  280. len = 1;
  281. } else
  282. return 0;
  283. }
  284. /* Half-duplex only */
  285. if (din && dout)
  286. return -EINVAL;
  287. /* No data */
  288. if (!din && !dout)
  289. return 0;
  290. if (dout) {
  291. data = (char *)dout;
  292. write = 1;
  293. } else if (din) {
  294. data = (char *)din;
  295. write = 0;
  296. }
  297. /*
  298. * Check for alignment, if the buffer is aligned, do DMA transfer,
  299. * PIO otherwise. This is a temporary workaround until proper bounce
  300. * buffer is in place.
  301. */
  302. if (dma) {
  303. if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
  304. dma = 0;
  305. if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
  306. dma = 0;
  307. }
  308. if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
  309. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  310. return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
  311. } else {
  312. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  313. return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
  314. }
  315. }