cpu_init.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * Copyright 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <asm/io.h>
  33. #include <asm/mmu.h>
  34. #include <asm/fsl_law.h>
  35. #include "mp.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #ifdef CONFIG_MPC8536
  38. extern void fsl_serdes_init(void);
  39. #endif
  40. #ifdef CONFIG_QE
  41. extern qe_iop_conf_t qe_iop_conf_tab[];
  42. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  43. int open_drain, int assign);
  44. extern void qe_init(uint qe_base);
  45. extern void qe_reset(void);
  46. static void config_qe_ioports(void)
  47. {
  48. u8 port, pin;
  49. int dir, open_drain, assign;
  50. int i;
  51. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  52. port = qe_iop_conf_tab[i].port;
  53. pin = qe_iop_conf_tab[i].pin;
  54. dir = qe_iop_conf_tab[i].dir;
  55. open_drain = qe_iop_conf_tab[i].open_drain;
  56. assign = qe_iop_conf_tab[i].assign;
  57. qe_config_iopin(port, pin, dir, open_drain, assign);
  58. }
  59. }
  60. #endif
  61. #ifdef CONFIG_CPM2
  62. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  63. {
  64. int portnum;
  65. for (portnum = 0; portnum < 4; portnum++) {
  66. uint pmsk = 0,
  67. ppar = 0,
  68. psor = 0,
  69. pdir = 0,
  70. podr = 0,
  71. pdat = 0;
  72. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  73. iop_conf_t *eiopc = iopc + 32;
  74. uint msk = 1;
  75. /*
  76. * NOTE:
  77. * index 0 refers to pin 31,
  78. * index 31 refers to pin 0
  79. */
  80. while (iopc < eiopc) {
  81. if (iopc->conf) {
  82. pmsk |= msk;
  83. if (iopc->ppar)
  84. ppar |= msk;
  85. if (iopc->psor)
  86. psor |= msk;
  87. if (iopc->pdir)
  88. pdir |= msk;
  89. if (iopc->podr)
  90. podr |= msk;
  91. if (iopc->pdat)
  92. pdat |= msk;
  93. }
  94. msk <<= 1;
  95. iopc++;
  96. }
  97. if (pmsk != 0) {
  98. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  99. uint tpmsk = ~pmsk;
  100. /*
  101. * the (somewhat confused) paragraph at the
  102. * bottom of page 35-5 warns that there might
  103. * be "unknown behaviour" when programming
  104. * PSORx and PDIRx, if PPARx = 1, so I
  105. * decided this meant I had to disable the
  106. * dedicated function first, and enable it
  107. * last.
  108. */
  109. iop->ppar &= tpmsk;
  110. iop->psor = (iop->psor & tpmsk) | psor;
  111. iop->podr = (iop->podr & tpmsk) | podr;
  112. iop->pdat = (iop->pdat & tpmsk) | pdat;
  113. iop->pdir = (iop->pdir & tpmsk) | pdir;
  114. iop->ppar |= ppar;
  115. }
  116. }
  117. }
  118. #endif
  119. /* We run cpu_init_early_f in AS = 1 */
  120. void cpu_init_early_f(void)
  121. {
  122. /* Pointer is writable since we allocated a register for it */
  123. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  124. /* Clear initial global data */
  125. memset ((void *) gd, 0, sizeof (gd_t));
  126. set_tlb(0, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  127. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  128. 1, 0, BOOKE_PAGESZ_4K, 0);
  129. /* set up CCSR if we want it moved */
  130. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS)
  131. {
  132. u32 temp;
  133. volatile u32 *ccsr_virt =
  134. (volatile u32 *)(CONFIG_SYS_CCSRBAR + 0x1000);
  135. set_tlb(0, (u32)ccsr_virt, CONFIG_SYS_CCSRBAR_DEFAULT,
  136. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  137. 1, 1, BOOKE_PAGESZ_4K, 0);
  138. temp = in_be32(ccsr_virt);
  139. out_be32(ccsr_virt, CONFIG_SYS_CCSRBAR_PHYS >> 12);
  140. temp = in_be32((volatile u32 *)CONFIG_SYS_CCSRBAR);
  141. }
  142. #endif
  143. init_laws();
  144. invalidate_tlb(0);
  145. init_tlbs();
  146. }
  147. /*
  148. * Breathe some life into the CPU...
  149. *
  150. * Set up the memory map
  151. * initialize a bunch of registers
  152. */
  153. void cpu_init_f (void)
  154. {
  155. volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  156. extern void m8560_cpm_reset (void);
  157. #ifdef CONFIG_MPC8548
  158. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  159. uint svr = get_svr();
  160. /*
  161. * CPU2 errata workaround: A core hang possible while executing
  162. * a msync instruction and a snoopable transaction from an I/O
  163. * master tagged to make quick forward progress is present.
  164. * Fixed in silicon rev 2.1.
  165. */
  166. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  167. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  168. #endif
  169. disable_tlb(14);
  170. disable_tlb(15);
  171. #ifdef CONFIG_CPM2
  172. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  173. #endif
  174. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  175. * addresses - these have to be modified later when FLASH size
  176. * has been determined
  177. */
  178. #if defined(CONFIG_SYS_OR0_REMAP)
  179. memctl->or0 = CONFIG_SYS_OR0_REMAP;
  180. #endif
  181. #if defined(CONFIG_SYS_OR1_REMAP)
  182. memctl->or1 = CONFIG_SYS_OR1_REMAP;
  183. #endif
  184. /* now restrict to preliminary range */
  185. /* if cs1 is already set via debugger, leave cs0/cs1 alone */
  186. if (! memctl->br1 & 1) {
  187. #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
  188. memctl->br0 = CONFIG_SYS_BR0_PRELIM;
  189. memctl->or0 = CONFIG_SYS_OR0_PRELIM;
  190. #endif
  191. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  192. memctl->or1 = CONFIG_SYS_OR1_PRELIM;
  193. memctl->br1 = CONFIG_SYS_BR1_PRELIM;
  194. #endif
  195. }
  196. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  197. memctl->or2 = CONFIG_SYS_OR2_PRELIM;
  198. memctl->br2 = CONFIG_SYS_BR2_PRELIM;
  199. #endif
  200. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  201. memctl->or3 = CONFIG_SYS_OR3_PRELIM;
  202. memctl->br3 = CONFIG_SYS_BR3_PRELIM;
  203. #endif
  204. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  205. memctl->or4 = CONFIG_SYS_OR4_PRELIM;
  206. memctl->br4 = CONFIG_SYS_BR4_PRELIM;
  207. #endif
  208. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  209. memctl->or5 = CONFIG_SYS_OR5_PRELIM;
  210. memctl->br5 = CONFIG_SYS_BR5_PRELIM;
  211. #endif
  212. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  213. memctl->or6 = CONFIG_SYS_OR6_PRELIM;
  214. memctl->br6 = CONFIG_SYS_BR6_PRELIM;
  215. #endif
  216. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  217. memctl->or7 = CONFIG_SYS_OR7_PRELIM;
  218. memctl->br7 = CONFIG_SYS_BR7_PRELIM;
  219. #endif
  220. #if defined(CONFIG_CPM2)
  221. m8560_cpm_reset();
  222. #endif
  223. #ifdef CONFIG_QE
  224. /* Config QE ioports */
  225. config_qe_ioports();
  226. #endif
  227. #if defined(CONFIG_MPC8536)
  228. fsl_serdes_init();
  229. #endif
  230. #if defined(CONFIG_FSL_DMA)
  231. dma_init();
  232. #endif
  233. }
  234. /*
  235. * Initialize L2 as cache.
  236. *
  237. * The newer 8548, etc, parts have twice as much cache, but
  238. * use the same bit-encoding as the older 8555, etc, parts.
  239. *
  240. */
  241. int cpu_init_r(void)
  242. {
  243. puts ("L2: ");
  244. #if defined(CONFIG_L2_CACHE)
  245. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  246. volatile uint cache_ctl;
  247. uint svr, ver;
  248. uint l2srbar;
  249. u32 l2siz_field;
  250. svr = get_svr();
  251. ver = SVR_SOC_VER(svr);
  252. asm("msync;isync");
  253. cache_ctl = l2cache->l2ctl;
  254. l2siz_field = (cache_ctl >> 28) & 0x3;
  255. switch (l2siz_field) {
  256. case 0x0:
  257. printf(" unknown size (0x%08x)\n", cache_ctl);
  258. return -1;
  259. break;
  260. case 0x1:
  261. if (ver == SVR_8540 || ver == SVR_8560 ||
  262. ver == SVR_8541 || ver == SVR_8541_E ||
  263. ver == SVR_8555 || ver == SVR_8555_E) {
  264. puts("128 KB ");
  265. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  266. cache_ctl = 0xc4000000;
  267. } else {
  268. puts("256 KB ");
  269. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  270. }
  271. break;
  272. case 0x2:
  273. if (ver == SVR_8540 || ver == SVR_8560 ||
  274. ver == SVR_8541 || ver == SVR_8541_E ||
  275. ver == SVR_8555 || ver == SVR_8555_E) {
  276. puts("256 KB ");
  277. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  278. cache_ctl = 0xc8000000;
  279. } else {
  280. puts ("512 KB ");
  281. /* set L2E=1, L2I=1, & L2SRAM=0 */
  282. cache_ctl = 0xc0000000;
  283. }
  284. break;
  285. case 0x3:
  286. puts("1024 KB ");
  287. /* set L2E=1, L2I=1, & L2SRAM=0 */
  288. cache_ctl = 0xc0000000;
  289. break;
  290. }
  291. if (l2cache->l2ctl & 0x80000000) {
  292. puts("already enabled");
  293. l2srbar = l2cache->l2srbar0;
  294. #ifdef CONFIG_SYS_INIT_L2_ADDR
  295. if (l2cache->l2ctl & 0x00010000 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  296. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  297. l2cache->l2srbar0 = l2srbar;
  298. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  299. }
  300. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  301. puts("\n");
  302. } else {
  303. asm("msync;isync");
  304. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  305. asm("msync;isync");
  306. puts("enabled\n");
  307. }
  308. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  309. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  310. /* invalidate the L2 cache */
  311. mtspr(SPRN_L2CSR0, L2CSR0_L2FI);
  312. while (mfspr(SPRN_L2CSR0) & L2CSR0_L2FI)
  313. ;
  314. /* enable the cache */
  315. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  316. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E)
  317. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  318. #else
  319. puts("disabled\n");
  320. #endif
  321. #ifdef CONFIG_QE
  322. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  323. qe_init(qe_base);
  324. qe_reset();
  325. #endif
  326. #if defined(CONFIG_MP)
  327. setup_mp();
  328. #endif
  329. return 0;
  330. }