P1022DS.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. #include "../board/freescale/common/ics307_clk.h"
  14. /* High Level Configuration Options */
  15. #define CONFIG_BOOKE /* BOOKE */
  16. #define CONFIG_E500 /* BOOKE e500 family */
  17. #define CONFIG_MPC85xx /* MPC8540/60/55/41/48 */
  18. #define CONFIG_P1022
  19. #define CONFIG_P1022DS
  20. #define CONFIG_MP /* support multiple processors */
  21. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  22. #define CONFIG_PCI /* Enable PCI/PCIE */
  23. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  24. #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
  25. #define CONFIG_PCIE3 /* PCIE controler 3 (ULI bridge) */
  26. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  27. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  28. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  29. #define CONFIG_PHYS_64BIT
  30. #define CONFIG_ENABLE_36BIT_PHYS
  31. #define CONFIG_ADDR_MAP
  32. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  33. #define CONFIG_FSL_LAW /* Use common FSL init code */
  34. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  35. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  36. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  37. /*
  38. * These can be toggled for performance analysis, otherwise use default.
  39. */
  40. #define CONFIG_L2_CACHE
  41. #define CONFIG_BTB
  42. #define CONFIG_SYS_MEMTEST_START 0x00000000
  43. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  44. /*
  45. * Base addresses -- Note these are effective addresses where the
  46. * actual resources get mapped (not physical addresses)
  47. */
  48. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  49. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  50. #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull
  51. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  52. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0x9000) /* pci0 */
  53. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0xa000) /* pci1 */
  54. #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR + 0xb000) /* pci2 */
  55. /* DDR Setup */
  56. #define CONFIG_DDR_SPD
  57. #define CONFIG_VERY_BIG_RAM
  58. #define CONFIG_FSL_DDR3
  59. #ifdef CONFIG_DDR_ECC
  60. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  61. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  62. #endif
  63. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  64. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  65. #define CONFIG_NUM_DDR_CONTROLLERS 1
  66. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  67. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  68. /* I2C addresses of SPD EEPROMs */
  69. #define CONFIG_SYS_SPD_BUS_NUM 1
  70. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  71. /*
  72. * Memory map
  73. *
  74. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  75. * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
  76. * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
  77. *
  78. * Localbus cacheable (TBD)
  79. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  80. *
  81. * Localbus non-cacheable
  82. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  83. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  84. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  85. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  86. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  87. */
  88. /*
  89. * Local Bus Definitions
  90. */
  91. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  92. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  93. #define CONFIG_FLASH_BR_PRELIM \
  94. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
  95. #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
  96. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  97. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  98. #define CONFIG_SYS_BR1_PRELIM \
  99. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  100. #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM
  101. #define CONFIG_SYS_FLASH_BANKS_LIST \
  102. {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  103. #define CONFIG_SYS_FLASH_QUIET_TEST
  104. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  105. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  106. #define CONFIG_SYS_MAX_FLASH_SECT 1024
  107. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  108. #define CONFIG_FLASH_CFI_DRIVER
  109. #define CONFIG_SYS_FLASH_CFI
  110. #define CONFIG_SYS_FLASH_EMPTY_INFO
  111. #define CONFIG_BOARD_EARLY_INIT_F
  112. #define CONFIG_BOARD_EARLY_INIT_R
  113. #define CONFIG_MISC_INIT_R
  114. #define CONFIG_FSL_NGPIXIS
  115. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  116. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  117. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  118. #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
  119. #define PIXIS_LBMAP_SWITCH 7
  120. #define PIXIS_LBMAP_MASK 0xE0
  121. #define PIXIS_LBMAP_ALTBANK 0x20
  122. #define CONFIG_SYS_INIT_RAM_LOCK
  123. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  124. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  125. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  126. #define CONFIG_SYS_GBL_DATA_OFFSET \
  127. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  128. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  129. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  130. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024)
  131. /*
  132. * Serial Port
  133. */
  134. #define CONFIG_CONS_INDEX 1
  135. #define CONFIG_SYS_NS16550
  136. #define CONFIG_SYS_NS16550_SERIAL
  137. #define CONFIG_SYS_NS16550_REG_SIZE 1
  138. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  139. #define CONFIG_SYS_BAUDRATE_TABLE \
  140. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  141. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  142. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  143. /* Use the HUSH parser */
  144. #define CONFIG_SYS_HUSH_PARSER
  145. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  146. #define CONFIG_FSL_DIU_FB
  147. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
  148. /* Video */
  149. /* #define CONFIG_VIDEO */
  150. #ifdef CONFIG_VIDEO
  151. #define CONFIG_CFB_CONSOLE
  152. #define CONFIG_VGA_AS_SINGLE_DEVICE
  153. #endif
  154. /*
  155. * Pass open firmware flat tree
  156. */
  157. #define CONFIG_OF_LIBFDT
  158. #define CONFIG_OF_BOARD_SETUP
  159. #define CONFIG_OF_STDOUT_VIA_ALIAS
  160. /* new uImage format support */
  161. #define CONFIG_FIT
  162. #define CONFIG_FIT_VERBOSE
  163. /* I2C */
  164. #define CONFIG_FSL_I2C
  165. #define CONFIG_HARD_I2C
  166. #define CONFIG_I2C_MULTI_BUS
  167. #define CONFIG_SYS_I2C_SPEED 400000
  168. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  169. #define CONFIG_SYS_I2C_SLAVE 0x7F
  170. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
  171. #define CONFIG_SYS_I2C_OFFSET 0x3000
  172. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  173. /*
  174. * I2C2 EEPROM
  175. */
  176. #define CONFIG_ID_EEPROM
  177. #define CONFIG_SYS_I2C_EEPROM_NXID
  178. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  179. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  180. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  181. /*
  182. * General PCI
  183. * Memory space is mapped 1-1, but I/O space must start from 0.
  184. */
  185. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  186. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  187. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  188. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  189. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  190. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  191. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  192. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  193. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  194. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  195. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  196. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  197. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  198. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  199. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  200. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  201. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  202. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  203. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  204. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  205. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  206. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  207. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  208. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  209. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  210. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  211. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  212. #ifdef CONFIG_PCI
  213. #define CONFIG_NET_MULTI
  214. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  215. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  216. #endif
  217. /* SATA */
  218. #define CONFIG_LIBATA
  219. #define CONFIG_FSL_SATA
  220. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  221. #define CONFIG_SATA1
  222. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  223. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  224. #define CONFIG_SATA2
  225. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  226. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  227. #ifdef CONFIG_FSL_SATA
  228. #define CONFIG_LBA48
  229. #define CONFIG_CMD_SATA
  230. #define CONFIG_DOS_PARTITION
  231. #define CONFIG_CMD_EXT2
  232. #endif
  233. #define CONFIG_MMC
  234. #ifdef CONFIG_MMC
  235. #define CONFIG_CMD_MMC
  236. #define CONFIG_FSL_ESDHC
  237. #define CONFIG_GENERIC_MMC
  238. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  239. #endif
  240. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  241. #define CONFIG_CMD_EXT2
  242. #define CONFIG_CMD_FAT
  243. #define CONFIG_DOS_PARTITION
  244. #endif
  245. #define CONFIG_TSEC_ENET
  246. #ifdef CONFIG_TSEC_ENET
  247. #define CONFIG_TSECV2
  248. #define CONFIG_NET_MULTI
  249. #define CONFIG_MII /* MII PHY management */
  250. #define CONFIG_TSEC1 1
  251. #define CONFIG_TSEC1_NAME "eTSEC1"
  252. #define CONFIG_TSEC2 1
  253. #define CONFIG_TSEC2_NAME "eTSEC2"
  254. #define TSEC1_PHY_ADDR 1
  255. #define TSEC2_PHY_ADDR 2
  256. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  257. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  258. #define TSEC1_PHYIDX 0
  259. #define TSEC2_PHYIDX 0
  260. #define CONFIG_ETHPRIME "eTSEC1"
  261. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  262. #endif
  263. /*
  264. * Environment
  265. */
  266. #define CONFIG_ENV_IS_IN_FLASH
  267. #define CONFIG_ENV_OVERWRITE
  268. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  269. #define CONFIG_ENV_SIZE 0x2000
  270. #define CONFIG_ENV_SECT_SIZE 0x20000
  271. #define CONFIG_LOADS_ECHO
  272. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  273. /*
  274. * Command line configuration.
  275. */
  276. #include <config_cmd_default.h>
  277. #define CONFIG_CMD_ELF
  278. #define CONFIG_CMD_ERRATA
  279. #define CONFIG_CMD_IRQ
  280. #define CONFIG_CMD_I2C
  281. #define CONFIG_CMD_MII
  282. #define CONFIG_CMD_PING
  283. #define CONFIG_CMD_SETEXPR
  284. #ifdef CONFIG_PCI
  285. #define CONFIG_CMD_PCI
  286. #define CONFIG_CMD_NET
  287. #endif
  288. /*
  289. * USB
  290. */
  291. #define CONFIG_USB_EHCI
  292. #ifdef CONFIG_USB_EHCI
  293. #define CONFIG_CMD_USB
  294. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  295. #define CONFIG_USB_EHCI_FSL
  296. #define CONFIG_USB_STORAGE
  297. #define CONFIG_CMD_FAT
  298. #endif
  299. /*
  300. * Miscellaneous configurable options
  301. */
  302. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  303. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  304. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  305. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  306. #ifdef CONFIG_CMD_KGDB
  307. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  308. #else
  309. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  310. #endif
  311. /* Print Buffer Size */
  312. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  313. #define CONFIG_SYS_MAXARGS 16
  314. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  315. #define CONFIG_SYS_HZ 1000
  316. /*
  317. * For booting Linux, the board info and command line data
  318. * have to be in the first 16 MB of memory, since this is
  319. * the maximum mapped by the Linux kernel during initialization.
  320. */
  321. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  322. /*
  323. * Internal Definitions
  324. *
  325. * Boot Flags
  326. */
  327. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  328. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  329. #ifdef CONFIG_CMD_KGDB
  330. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  331. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  332. #endif
  333. /*
  334. * Environment Configuration
  335. */
  336. #define CONFIG_HOSTNAME p1022ds
  337. #define CONFIG_ROOTPATH /opt/nfsroot
  338. #define CONFIG_BOOTFILE uImage
  339. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  340. #define CONFIG_LOADADDR 1000000
  341. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  342. #define CONFIG_BOOTARGS
  343. #define CONFIG_BAUDRATE 115200
  344. #define CONFIG_EXTRA_ENV_SETTINGS \
  345. "perf_mode=stable\0" \
  346. "memctl_intlv_ctl=2\0" \
  347. "netdev=eth0\0" \
  348. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  349. "tftpflash=tftpboot $loadaddr $uboot; " \
  350. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  351. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  352. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  353. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  354. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  355. "consoledev=ttyS0\0" \
  356. "ramdiskaddr=2000000\0" \
  357. "ramdiskfile=uramdisk\0" \
  358. "fdtaddr=c00000\0" \
  359. "fdtfile=p1022ds.dtb\0" \
  360. "bdev=sda3\0" \
  361. "diuregs=md e002c000 1d\0" \
  362. "dium=mw e002c01c\0" \
  363. "diuerr=md e002c014 1\0" \
  364. "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 tty0\0" \
  365. "monitor=0-DVI\0"
  366. #define CONFIG_HDBOOT \
  367. "setenv bootargs root=/dev/$bdev rw " \
  368. "console=$consoledev,$baudrate $othbootargs;" \
  369. "tftp $loadaddr $bootfile;" \
  370. "tftp $fdtaddr $fdtfile;" \
  371. "bootm $loadaddr - $fdtaddr"
  372. #define CONFIG_NFSBOOTCOMMAND \
  373. "setenv bootargs root=/dev/nfs rw " \
  374. "nfsroot=$serverip:$rootpath " \
  375. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  376. "console=$consoledev,$baudrate $othbootargs;" \
  377. "tftp $loadaddr $bootfile;" \
  378. "tftp $fdtaddr $fdtfile;" \
  379. "bootm $loadaddr - $fdtaddr"
  380. #define CONFIG_RAMBOOTCOMMAND \
  381. "setenv bootargs root=/dev/ram rw " \
  382. "console=$consoledev,$baudrate $othbootargs;" \
  383. "tftp $ramdiskaddr $ramdiskfile;" \
  384. "tftp $loadaddr $bootfile;" \
  385. "tftp $fdtaddr $fdtfile;" \
  386. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  387. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  388. #endif