armada100.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * (C) Copyright 2010
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  5. * Contributor: Mahavir Jain <mjain@marvell.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  23. * MA 02110-1301 USA
  24. */
  25. #ifndef _ASM_ARCH_ARMADA100_H
  26. #define _ASM_ARCH_ARMADA100_H
  27. #ifndef __ASSEMBLY__
  28. #include <asm/types.h>
  29. #include <asm/io.h>
  30. #endif /* __ASSEMBLY__ */
  31. #if defined (CONFIG_ARMADA100)
  32. #include <asm/arch/cpu.h>
  33. /* Common APB clock register bit definitions */
  34. #define APBC_APBCLK (1<<0) /* APB Bus Clock Enable */
  35. #define APBC_FNCLK (1<<1) /* Functional Clock Enable */
  36. #define APBC_RST (1<<2) /* Reset Generation */
  37. /* Functional Clock Selection Mask */
  38. #define APBC_FNCLKSEL(x) (((x) & 0xf) << 4)
  39. /* Register Base Addresses */
  40. #define ARMD1_DRAM_BASE 0xB0000000
  41. #define ARMD1_FEC_BASE 0xC0800000
  42. #define ARMD1_TIMER_BASE 0xD4014000
  43. #define ARMD1_APBC1_BASE 0xD4015000
  44. #define ARMD1_APBC2_BASE 0xD4015800
  45. #define ARMD1_UART1_BASE 0xD4017000
  46. #define ARMD1_UART2_BASE 0xD4018000
  47. #define ARMD1_GPIO_BASE 0xD4019000
  48. #define ARMD1_SSP1_BASE 0xD401B000
  49. #define ARMD1_SSP2_BASE 0xD401C000
  50. #define ARMD1_MFPR_BASE 0xD401E000
  51. #define ARMD1_SSP3_BASE 0xD401F000
  52. #define ARMD1_SSP4_BASE 0xD4020000
  53. #define ARMD1_SSP5_BASE 0xD4021000
  54. #define ARMD1_UART3_BASE 0xD4026000
  55. #define ARMD1_MPMU_BASE 0xD4050000
  56. #define ARMD1_APMU_BASE 0xD4282800
  57. #define ARMD1_CPU_BASE 0xD4282C00
  58. /*
  59. * Main Power Management (MPMU) Registers
  60. * Refer Datasheet Appendix A.8
  61. */
  62. struct armd1mpmu_registers {
  63. u8 pad0[0x08 - 0x00];
  64. u32 fccr; /*0x0008*/
  65. u32 pocr; /*0x000c*/
  66. u32 posr; /*0x0010*/
  67. u32 succr; /*0x0014*/
  68. u8 pad1[0x030 - 0x014 - 4];
  69. u32 gpcr; /*0x0030*/
  70. u8 pad2[0x200 - 0x030 - 4];
  71. u32 wdtpcr; /*0x0200*/
  72. u8 pad3[0x1000 - 0x200 - 4];
  73. u32 apcr; /*0x1000*/
  74. u32 apsr; /*0x1004*/
  75. u8 pad4[0x1020 - 0x1004 - 4];
  76. u32 aprr; /*0x1020*/
  77. u32 acgr; /*0x1024*/
  78. u32 arsr; /*0x1028*/
  79. };
  80. /*
  81. * APB1 Clock Reset/Control Registers
  82. * Refer Datasheet Appendix A.10
  83. */
  84. struct armd1apb1_registers {
  85. u32 uart1; /*0x000*/
  86. u32 uart2; /*0x004*/
  87. u32 gpio; /*0x008*/
  88. u32 pwm1; /*0x00c*/
  89. u32 pwm2; /*0x010*/
  90. u32 pwm3; /*0x014*/
  91. u32 pwm4; /*0x018*/
  92. u8 pad0[0x028 - 0x018 - 4];
  93. u32 rtc; /*0x028*/
  94. u32 twsi0; /*0x02c*/
  95. u32 kpc; /*0x030*/
  96. u32 timers; /*0x034*/
  97. u8 pad1[0x03c - 0x034 - 4];
  98. u32 aib; /*0x03c*/
  99. u32 sw_jtag; /*0x040*/
  100. u32 timer1; /*0x044*/
  101. u32 onewire; /*0x048*/
  102. u8 pad2[0x050 - 0x048 - 4];
  103. u32 asfar; /*0x050 AIB Secure First Access Reg*/
  104. u32 assar; /*0x054 AIB Secure Second Access Reg*/
  105. u8 pad3[0x06c - 0x054 - 4];
  106. u32 twsi1; /*0x06c*/
  107. u32 uart3; /*0x070*/
  108. u8 pad4[0x07c - 0x070 - 4];
  109. u32 timer2; /*0x07C*/
  110. u8 pad5[0x084 - 0x07c - 4];
  111. u32 ac97; /*0x084*/
  112. };
  113. #endif /* CONFIG_ARMADA100 */
  114. #endif /* _ASM_ARCH_ARMADA100_H */