start.S 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. #include <status_led.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. _TEXT_BASE:
  66. .word TEXT_BASE
  67. .globl _armboot_start
  68. _armboot_start:
  69. .word _start
  70. /*
  71. * These are defined in the board-specific linker script.
  72. */
  73. .globl _bss_start
  74. _bss_start:
  75. .word __bss_start
  76. .globl _bss_end
  77. _bss_end:
  78. .word _end
  79. #ifdef CONFIG_USE_IRQ
  80. /* IRQ stack memory (calculated at run-time) */
  81. .globl IRQ_STACK_START
  82. IRQ_STACK_START:
  83. .word 0x0badc0de
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl FIQ_STACK_START
  86. FIQ_STACK_START:
  87. .word 0x0badc0de
  88. #endif
  89. /*
  90. * the actual start code
  91. */
  92. start_code:
  93. /*
  94. * set the cpu to SVC32 mode
  95. */
  96. mrs r0,cpsr
  97. bic r0,r0,#0x1f
  98. orr r0,r0,#0xd3
  99. msr cpsr,r0
  100. bl coloured_LED_init
  101. bl red_LED_on
  102. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  103. /*
  104. * relocate exception table
  105. */
  106. ldr r0, =_start
  107. ldr r1, =0x0
  108. mov r2, #16
  109. copyex:
  110. subs r2, r2, #1
  111. ldr r3, [r0], #4
  112. str r3, [r1], #4
  113. bne copyex
  114. #endif
  115. #if defined(CONFIG_S3C2400) || defined(CONFIG_S3C2410)
  116. /* turn off the watchdog */
  117. # if defined(CONFIG_S3C2400)
  118. # define pWTCON 0x15300000
  119. # define INTMSK 0x14400008 /* Interupt-Controller base addresses */
  120. # define CLKDIVN 0x14800014 /* clock divisor register */
  121. #else
  122. # define pWTCON 0x53000000
  123. # define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
  124. # define INTSUBMSK 0x4A00001C
  125. # define CLKDIVN 0x4C000014 /* clock divisor register */
  126. # endif
  127. ldr r0, =pWTCON
  128. mov r1, #0x0
  129. str r1, [r0]
  130. /*
  131. * mask all IRQs by setting all bits in the INTMR - default
  132. */
  133. mov r1, #0xffffffff
  134. ldr r0, =INTMSK
  135. str r1, [r0]
  136. # if defined(CONFIG_S3C2410)
  137. ldr r1, =0x3ff
  138. ldr r0, =INTSUBMSK
  139. str r1, [r0]
  140. # endif
  141. /* FCLK:HCLK:PCLK = 1:2:4 */
  142. /* default FCLK is 120 MHz ! */
  143. ldr r0, =CLKDIVN
  144. mov r1, #3
  145. str r1, [r0]
  146. #endif /* CONFIG_S3C2400 || CONFIG_S3C2410 */
  147. /*
  148. * we do sys-critical inits only at reboot,
  149. * not when booting from ram!
  150. */
  151. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  152. bl cpu_init_crit
  153. #endif
  154. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  155. relocate: /* relocate U-Boot to RAM */
  156. adr r0, _start /* r0 <- current position of code */
  157. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  158. cmp r0, r1 /* don't reloc during debug */
  159. beq stack_setup
  160. ldr r2, _armboot_start
  161. ldr r3, _bss_start
  162. sub r2, r3, r2 /* r2 <- size of armboot */
  163. add r2, r0, r2 /* r2 <- source end address */
  164. copy_loop:
  165. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  166. stmia r1!, {r3-r10} /* copy to target address [r1] */
  167. cmp r0, r2 /* until source end addreee [r2] */
  168. ble copy_loop
  169. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  170. /* Set up the stack */
  171. stack_setup:
  172. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  173. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  174. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  175. #ifdef CONFIG_USE_IRQ
  176. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  177. #endif
  178. sub sp, r0, #12 /* leave 3 words for abort-stack */
  179. clear_bss:
  180. ldr r0, _bss_start /* find start of bss segment */
  181. ldr r1, _bss_end /* stop here */
  182. mov r2, #0x00000000 /* clear */
  183. clbss_l:str r2, [r0] /* clear loop... */
  184. add r0, r0, #4
  185. cmp r0, r1
  186. ble clbss_l
  187. ldr pc, _start_armboot
  188. _start_armboot: .word start_armboot
  189. /*
  190. *************************************************************************
  191. *
  192. * CPU_init_critical registers
  193. *
  194. * setup important registers
  195. * setup memory timing
  196. *
  197. *************************************************************************
  198. */
  199. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  200. cpu_init_crit:
  201. /*
  202. * flush v4 I/D caches
  203. */
  204. mov r0, #0
  205. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  206. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  207. /*
  208. * disable MMU stuff and caches
  209. */
  210. mrc p15, 0, r0, c1, c0, 0
  211. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  212. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  213. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  214. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  215. mcr p15, 0, r0, c1, c0, 0
  216. /*
  217. * before relocating, we have to setup RAM timing
  218. * because memory timing is board-dependend, you will
  219. * find a lowlevel_init.S in your board directory.
  220. */
  221. mov ip, lr
  222. bl lowlevel_init
  223. mov lr, ip
  224. mov pc, lr
  225. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  226. /*
  227. *************************************************************************
  228. *
  229. * Interrupt handling
  230. *
  231. *************************************************************************
  232. */
  233. @
  234. @ IRQ stack frame.
  235. @
  236. #define S_FRAME_SIZE 72
  237. #define S_OLD_R0 68
  238. #define S_PSR 64
  239. #define S_PC 60
  240. #define S_LR 56
  241. #define S_SP 52
  242. #define S_IP 48
  243. #define S_FP 44
  244. #define S_R10 40
  245. #define S_R9 36
  246. #define S_R8 32
  247. #define S_R7 28
  248. #define S_R6 24
  249. #define S_R5 20
  250. #define S_R4 16
  251. #define S_R3 12
  252. #define S_R2 8
  253. #define S_R1 4
  254. #define S_R0 0
  255. #define MODE_SVC 0x13
  256. #define I_BIT 0x80
  257. /*
  258. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  259. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  260. */
  261. .macro bad_save_user_regs
  262. sub sp, sp, #S_FRAME_SIZE
  263. stmia sp, {r0 - r12} @ Calling r0-r12
  264. ldr r2, _armboot_start
  265. sub r2, r2, #(CONFIG_STACKSIZE)
  266. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  267. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  268. ldmia r2, {r2 - r3} @ get pc, cpsr
  269. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  270. add r5, sp, #S_SP
  271. mov r1, lr
  272. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  273. mov r0, sp
  274. .endm
  275. .macro irq_save_user_regs
  276. sub sp, sp, #S_FRAME_SIZE
  277. stmia sp, {r0 - r12} @ Calling r0-r12
  278. add r7, sp, #S_PC
  279. stmdb r7, {sp, lr}^ @ Calling SP, LR
  280. str lr, [r7, #0] @ Save calling PC
  281. mrs r6, spsr
  282. str r6, [r7, #4] @ Save CPSR
  283. str r0, [r7, #8] @ Save OLD_R0
  284. mov r0, sp
  285. .endm
  286. .macro irq_restore_user_regs
  287. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  288. mov r0, r0
  289. ldr lr, [sp, #S_PC] @ Get PC
  290. add sp, sp, #S_FRAME_SIZE
  291. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  292. .endm
  293. .macro get_bad_stack
  294. ldr r13, _armboot_start @ setup our mode stack
  295. sub r13, r13, #(CONFIG_STACKSIZE)
  296. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN)
  297. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  298. str lr, [r13] @ save caller lr / spsr
  299. mrs lr, spsr
  300. str lr, [r13, #4]
  301. mov r13, #MODE_SVC @ prepare SVC-Mode
  302. @ msr spsr_c, r13
  303. msr spsr, r13
  304. mov lr, pc
  305. movs pc, lr
  306. .endm
  307. .macro get_irq_stack @ setup IRQ stack
  308. ldr sp, IRQ_STACK_START
  309. .endm
  310. .macro get_fiq_stack @ setup FIQ stack
  311. ldr sp, FIQ_STACK_START
  312. .endm
  313. /*
  314. * exception handlers
  315. */
  316. .align 5
  317. undefined_instruction:
  318. get_bad_stack
  319. bad_save_user_regs
  320. bl do_undefined_instruction
  321. .align 5
  322. software_interrupt:
  323. get_bad_stack
  324. bad_save_user_regs
  325. bl do_software_interrupt
  326. .align 5
  327. prefetch_abort:
  328. get_bad_stack
  329. bad_save_user_regs
  330. bl do_prefetch_abort
  331. .align 5
  332. data_abort:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_data_abort
  336. .align 5
  337. not_used:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_not_used
  341. #ifdef CONFIG_USE_IRQ
  342. .align 5
  343. irq:
  344. get_irq_stack
  345. irq_save_user_regs
  346. bl do_irq
  347. irq_restore_user_regs
  348. .align 5
  349. fiq:
  350. get_fiq_stack
  351. /* someone ought to write a more effiction fiq_save_user_regs */
  352. irq_save_user_regs
  353. bl do_fiq
  354. irq_restore_user_regs
  355. #else
  356. .align 5
  357. irq:
  358. get_bad_stack
  359. bad_save_user_regs
  360. bl do_irq
  361. .align 5
  362. fiq:
  363. get_bad_stack
  364. bad_save_user_regs
  365. bl do_fiq
  366. #endif