start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. .globl _start
  33. _start: b reset
  34. #ifdef CONFIG_ONENAND_IPL
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. _hang:
  43. .word do_hang
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678 /* now 16*4=64 */
  51. #else
  52. ldr pc, _undefined_instruction
  53. ldr pc, _software_interrupt
  54. ldr pc, _prefetch_abort
  55. ldr pc, _data_abort
  56. ldr pc, _not_used
  57. ldr pc, _irq
  58. ldr pc, _fiq
  59. _undefined_instruction: .word undefined_instruction
  60. _software_interrupt: .word software_interrupt
  61. _prefetch_abort: .word prefetch_abort
  62. _data_abort: .word data_abort
  63. _not_used: .word not_used
  64. _irq: .word irq
  65. _fiq: .word fiq
  66. _pad: .word 0x12345678 /* now 16*4=64 */
  67. #endif /* CONFIG_ONENAND_IPL */
  68. .global _end_vect
  69. _end_vect:
  70. .balignl 16,0xdeadbeef
  71. /*
  72. *************************************************************************
  73. *
  74. * Startup Code (reset vector)
  75. *
  76. * do important init only if we don't start from memory!
  77. * setup Memory and board specific bits prior to relocation.
  78. * relocate armboot to ram
  79. * setup stack
  80. *
  81. *************************************************************************
  82. */
  83. _TEXT_BASE:
  84. .word TEXT_BASE
  85. .globl _armboot_start
  86. _armboot_start:
  87. .word _start
  88. /*
  89. * These are defined in the board-specific linker script.
  90. */
  91. .globl _bss_start
  92. _bss_start:
  93. .word __bss_start
  94. .globl _bss_end
  95. _bss_end:
  96. .word _end
  97. #ifdef CONFIG_USE_IRQ
  98. /* IRQ stack memory (calculated at run-time) */
  99. .globl IRQ_STACK_START
  100. IRQ_STACK_START:
  101. .word 0x0badc0de
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl FIQ_STACK_START
  104. FIQ_STACK_START:
  105. .word 0x0badc0de
  106. #endif
  107. /*
  108. * the actual reset code
  109. */
  110. reset:
  111. /*
  112. * set the cpu to SVC32 mode
  113. */
  114. mrs r0,cpsr
  115. bic r0,r0,#0x1f
  116. orr r0,r0,#0xd3
  117. msr cpsr,r0
  118. #ifdef CONFIG_OMAP2420H4
  119. /* Copy vectors to mask ROM indirect addr */
  120. adr r0, _start /* r0 <- current position of code */
  121. add r0, r0, #4 /* skip reset vector */
  122. mov r2, #64 /* r2 <- size to copy */
  123. add r2, r0, r2 /* r2 <- source end address */
  124. mov r1, #SRAM_OFFSET0 /* build vect addr */
  125. mov r3, #SRAM_OFFSET1
  126. add r1, r1, r3
  127. mov r3, #SRAM_OFFSET2
  128. add r1, r1, r3
  129. next:
  130. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  131. stmia r1!, {r3-r10} /* copy to target address [r1] */
  132. cmp r0, r2 /* until source end address [r2] */
  133. bne next /* loop until equal */
  134. bl cpy_clk_code /* put dpll adjust code behind vectors */
  135. #endif
  136. /* the mask ROM code should have PLL and others stable */
  137. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  138. bl cpu_init_crit
  139. #endif
  140. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  141. relocate: /* relocate U-Boot to RAM */
  142. adr r0, _start /* r0 <- current position of code */
  143. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  144. cmp r0, r1 /* don't reloc during debug */
  145. #ifndef CONFIG_ONENAND_IPL
  146. beq stack_setup
  147. #endif /* CONFIG_ONENAND_IPL */
  148. ldr r2, _armboot_start
  149. ldr r3, _bss_start
  150. sub r2, r3, r2 /* r2 <- size of armboot */
  151. add r2, r0, r2 /* r2 <- source end address */
  152. copy_loop:
  153. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  154. stmia r1!, {r3-r10} /* copy to target address [r1] */
  155. cmp r0, r2 /* until source end addreee [r2] */
  156. ble copy_loop
  157. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  158. /* Set up the stack */
  159. stack_setup:
  160. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  161. #ifdef CONFIG_ONENAND_IPL
  162. sub sp, r0, #128 /* leave 32 words for abort-stack */
  163. #else
  164. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  165. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  166. #ifdef CONFIG_USE_IRQ
  167. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  168. #endif
  169. sub sp, r0, #12 /* leave 3 words for abort-stack */
  170. #endif /* CONFIG_ONENAND_IPL */
  171. clear_bss:
  172. ldr r0, _bss_start /* find start of bss segment */
  173. ldr r1, _bss_end /* stop here */
  174. mov r2, #0x00000000 /* clear */
  175. #ifndef CONFIG_ONENAND_IPL
  176. clbss_l:str r2, [r0] /* clear loop... */
  177. add r0, r0, #4
  178. cmp r0, r1
  179. bne clbss_l
  180. #endif
  181. ldr pc, _start_armboot
  182. #ifdef CONFIG_ONENAND_IPL
  183. _start_armboot: .word start_oneboot
  184. #else
  185. _start_armboot: .word start_armboot
  186. #endif
  187. /*
  188. *************************************************************************
  189. *
  190. * CPU_init_critical registers
  191. *
  192. * setup important registers
  193. * setup memory timing
  194. *
  195. *************************************************************************
  196. */
  197. cpu_init_crit:
  198. /*
  199. * flush v4 I/D caches
  200. */
  201. mov r0, #0
  202. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  203. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  204. /*
  205. * disable MMU stuff and caches
  206. */
  207. mrc p15, 0, r0, c1, c0, 0
  208. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  209. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  210. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  211. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  212. mcr p15, 0, r0, c1, c0, 0
  213. /*
  214. * Jump to board specific initialization... The Mask ROM will have already initialized
  215. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  216. */
  217. mov ip, lr /* persevere link reg across call */
  218. bl lowlevel_init /* go setup pll,mux,memory */
  219. mov lr, ip /* restore link */
  220. mov pc, lr /* back to my caller */
  221. #ifndef CONFIG_ONENAND_IPL
  222. /*
  223. *************************************************************************
  224. *
  225. * Interrupt handling
  226. *
  227. *************************************************************************
  228. */
  229. @
  230. @ IRQ stack frame.
  231. @
  232. #define S_FRAME_SIZE 72
  233. #define S_OLD_R0 68
  234. #define S_PSR 64
  235. #define S_PC 60
  236. #define S_LR 56
  237. #define S_SP 52
  238. #define S_IP 48
  239. #define S_FP 44
  240. #define S_R10 40
  241. #define S_R9 36
  242. #define S_R8 32
  243. #define S_R7 28
  244. #define S_R6 24
  245. #define S_R5 20
  246. #define S_R4 16
  247. #define S_R3 12
  248. #define S_R2 8
  249. #define S_R1 4
  250. #define S_R0 0
  251. #define MODE_SVC 0x13
  252. #define I_BIT 0x80
  253. /*
  254. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  255. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  256. */
  257. .macro bad_save_user_regs
  258. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  259. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  260. ldr r2, _armboot_start
  261. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  262. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  263. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  264. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  265. add r5, sp, #S_SP
  266. mov r1, lr
  267. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  268. mov r0, sp @ save current stack into r0 (param register)
  269. .endm
  270. .macro irq_save_user_regs
  271. sub sp, sp, #S_FRAME_SIZE
  272. stmia sp, {r0 - r12} @ Calling r0-r12
  273. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  274. stmdb r8, {sp, lr}^ @ Calling SP, LR
  275. str lr, [r8, #0] @ Save calling PC
  276. mrs r6, spsr
  277. str r6, [r8, #4] @ Save CPSR
  278. str r0, [r8, #8] @ Save OLD_R0
  279. mov r0, sp
  280. .endm
  281. .macro irq_restore_user_regs
  282. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  283. mov r0, r0
  284. ldr lr, [sp, #S_PC] @ Get PC
  285. add sp, sp, #S_FRAME_SIZE
  286. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  287. .endm
  288. .macro get_bad_stack
  289. ldr r13, _armboot_start @ setup our mode stack (enter in banked mode)
  290. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  291. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  292. str lr, [r13] @ save caller lr in position 0 of saved stack
  293. mrs lr, spsr @ get the spsr
  294. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  295. mov r13, #MODE_SVC @ prepare SVC-Mode
  296. @ msr spsr_c, r13
  297. msr spsr, r13 @ switch modes, make sure moves will execute
  298. mov lr, pc @ capture return pc
  299. movs pc, lr @ jump to next instruction & switch modes.
  300. .endm
  301. .macro get_bad_stack_swi
  302. sub r13, r13, #4 @ space on current stack for scratch reg.
  303. str r0, [r13] @ save R0's value.
  304. ldr r0, _armboot_start @ get data regions start
  305. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  306. sub r0, r0, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  307. str lr, [r0] @ save caller lr in position 0 of saved stack
  308. mrs r0, spsr @ get the spsr
  309. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  310. ldr r0, [r13] @ restore r0
  311. add r13, r13, #4 @ pop stack entry
  312. .endm
  313. .macro get_irq_stack @ setup IRQ stack
  314. ldr sp, IRQ_STACK_START
  315. .endm
  316. .macro get_fiq_stack @ setup FIQ stack
  317. ldr sp, FIQ_STACK_START
  318. .endm
  319. #endif /* CONFIG_ONENAND_IPL */
  320. /*
  321. * exception handlers
  322. */
  323. #ifdef CONFIG_ONENAND_IPL
  324. .align 5
  325. do_hang:
  326. ldr sp, _TEXT_BASE /* use 32 words about stack */
  327. bl hang /* hang and never return */
  328. #else /* !CONFIG_ONENAND IPL */
  329. .align 5
  330. undefined_instruction:
  331. get_bad_stack
  332. bad_save_user_regs
  333. bl do_undefined_instruction
  334. .align 5
  335. software_interrupt:
  336. get_bad_stack_swi
  337. bad_save_user_regs
  338. bl do_software_interrupt
  339. .align 5
  340. prefetch_abort:
  341. get_bad_stack
  342. bad_save_user_regs
  343. bl do_prefetch_abort
  344. .align 5
  345. data_abort:
  346. get_bad_stack
  347. bad_save_user_regs
  348. bl do_data_abort
  349. .align 5
  350. not_used:
  351. get_bad_stack
  352. bad_save_user_regs
  353. bl do_not_used
  354. #ifdef CONFIG_USE_IRQ
  355. .align 5
  356. irq:
  357. get_irq_stack
  358. irq_save_user_regs
  359. bl do_irq
  360. irq_restore_user_regs
  361. .align 5
  362. fiq:
  363. get_fiq_stack
  364. /* someone ought to write a more effiction fiq_save_user_regs */
  365. irq_save_user_regs
  366. bl do_fiq
  367. irq_restore_user_regs
  368. #else
  369. .align 5
  370. irq:
  371. get_bad_stack
  372. bad_save_user_regs
  373. bl do_irq
  374. .align 5
  375. fiq:
  376. get_bad_stack
  377. bad_save_user_regs
  378. bl do_fiq
  379. #endif
  380. .align 5
  381. .global arm1136_cache_flush
  382. arm1136_cache_flush:
  383. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  384. mov pc, lr @ back to caller
  385. #endif /* CONFIG_ONENAND_IPL */