lowlevel_init.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * Memory Setup stuff - taken from blob memsetup.S
  3. *
  4. * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl) and
  5. * Jan-Derk Bakker (J.D.Bakker@its.tudelft.nl)
  6. *
  7. * Modified for the Samsung development board by
  8. * (C) Copyright 2002
  9. * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <config.h>
  30. #include <version.h>
  31. /* some parameters for the board */
  32. /*
  33. *
  34. * Taken from linux/arch/arm/boot/compressed/head-s3c2400.S
  35. *
  36. * Copyright (C) 2001 Samsung Electronics by chc, 010406
  37. *
  38. * S3C2400 specific tweaks.
  39. *
  40. */
  41. /* memory controller */
  42. #define BWSCON 0x14000000
  43. #define BANKCON3 0x14000010 /* for cs8900, ethernet */
  44. /* Bank0 */
  45. #define B0_Tacs 0x0 /* 0 clk */
  46. #define B0_Tcos 0x0 /* 0 clk */
  47. #define B0_Tacc 0x7 /* 14 clk */
  48. #define B0_Tcoh 0x0 /* 0 clk */
  49. #define B0_Tah 0x0 /* 0 clk */
  50. #define B0_Tacp 0x0
  51. #define B0_PMC 0x0 /* normal */
  52. /* Bank1 */
  53. #define B1_Tacs 0x0 /* 0 clk */
  54. #define B1_Tcos 0x0 /* 0 clk */
  55. #define B1_Tacc 0x7 /* 14 clk */
  56. #define B1_Tcoh 0x0 /* 0 clk */
  57. #define B1_Tah 0x0 /* 0 clk */
  58. #define B1_Tacp 0x0
  59. #define B1_PMC 0x0 /* normal */
  60. /* Bank2 */
  61. #define B2_Tacs 0x0 /* 0 clk */
  62. #define B2_Tcos 0x0 /* 0 clk */
  63. #define B2_Tacc 0x7 /* 14 clk */
  64. #define B2_Tcoh 0x0 /* 0 clk */
  65. #define B2_Tah 0x0 /* 0 clk */
  66. #define B2_Tacp 0x0
  67. #define B2_PMC 0x0 /* normal */
  68. /* Bank3 - setup for the cs8900 */
  69. #define B3_Tacs 0x0 /* 0 clk */
  70. #define B3_Tcos 0x3 /* 4 clk */
  71. #define B3_Tacc 0x7 /* 14 clk */
  72. #define B3_Tcoh 0x1 /* 1 clk */
  73. #define B3_Tah 0x0 /* 0 clk */
  74. #define B3_Tacp 0x3 /* 6 clk */
  75. #define B3_PMC 0x0 /* normal */
  76. /* Bank4 */
  77. #define B4_Tacs 0x0 /* 0 clk */
  78. #define B4_Tcos 0x0 /* 0 clk */
  79. #define B4_Tacc 0x7 /* 14 clk */
  80. #define B4_Tcoh 0x0 /* 0 clk */
  81. #define B4_Tah 0x0 /* 0 clk */
  82. #define B4_Tacp 0x0
  83. #define B4_PMC 0x0 /* normal */
  84. /* Bank5 */
  85. #define B5_Tacs 0x0 /* 0 clk */
  86. #define B5_Tcos 0x0 /* 0 clk */
  87. #define B5_Tacc 0x7 /* 14 clk */
  88. #define B5_Tcoh 0x0 /* 0 clk */
  89. #define B5_Tah 0x0 /* 0 clk */
  90. #define B5_Tacp 0x0
  91. #define B5_PMC 0x0 /* normal */
  92. /* Bank6 */
  93. #define B6_MT 0x3 /* SDRAM */
  94. #define B6_Trcd 0x1 /* 3clk */
  95. #define B6_SCAN 0x1 /* 9 bit */
  96. /* Bank7 */
  97. #define B7_MT 0x3 /* SDRAM */
  98. #define B7_Trcd 0x1 /* 3clk */
  99. #define B7_SCAN 0x1 /* 9 bit */
  100. /* refresh parameter */
  101. #define REFEN 0x1 /* enable refresh */
  102. #define TREFMD 0x0 /* CBR(CAS before RAS)/auto refresh */
  103. #define Trp 0x0 /* 2 clk */
  104. #define Trc 0x3 /* 7 clk */
  105. #define Tchr 0x2 /* 3 clk */
  106. #define REFCNT 1113 /* period=15.6 us, HCLK=60Mhz, (2048+1-15.6*66) */
  107. _TEXT_BASE:
  108. .word TEXT_BASE
  109. .globl lowlevel_init
  110. lowlevel_init:
  111. /* memory control configuration */
  112. /* make r0 relative the current location so that it */
  113. /* reads SMRDATA out of FLASH rather than memory ! */
  114. ldr r0, =SMRDATA
  115. ldr r1, _TEXT_BASE
  116. sub r0, r0, r1
  117. ldr r1, =BWSCON /* Bus Width Status Controller */
  118. add r2, r0, #52
  119. 0:
  120. ldr r3, [r0], #4
  121. str r3, [r1], #4
  122. cmp r2, r0
  123. bne 0b
  124. /* everything is fine now */
  125. mov pc, lr
  126. .ltorg
  127. /* the literal pools origin */
  128. SMRDATA:
  129. .word 0x2211d114 /* d->Ethernet, BUSWIDTH=32 */
  130. .word ((B0_Tacs<<13)+(B0_Tcos<<11)+(B0_Tacc<<8)+(B0_Tcoh<<6)+(B0_Tah<<4)+(B0_Tacp<<2)+(B0_PMC)) /* GCS0 */
  131. .word ((B1_Tacs<<13)+(B1_Tcos<<11)+(B1_Tacc<<8)+(B1_Tcoh<<6)+(B1_Tah<<4)+(B1_Tacp<<2)+(B1_PMC)) /* GCS1 */
  132. .word ((B2_Tacs<<13)+(B2_Tcos<<11)+(B2_Tacc<<8)+(B2_Tcoh<<6)+(B2_Tah<<4)+(B2_Tacp<<2)+(B2_PMC)) /* GCS2 */
  133. .word ((B3_Tacs<<13)+(B3_Tcos<<11)+(B3_Tacc<<8)+(B3_Tcoh<<6)+(B3_Tah<<4)+(B3_Tacp<<2)+(B3_PMC)) /* GCS3 */
  134. .word ((B4_Tacs<<13)+(B4_Tcos<<11)+(B4_Tacc<<8)+(B4_Tcoh<<6)+(B4_Tah<<4)+(B4_Tacp<<2)+(B4_PMC)) /* GCS4 */
  135. .word ((B5_Tacs<<13)+(B5_Tcos<<11)+(B5_Tacc<<8)+(B5_Tcoh<<6)+(B5_Tah<<4)+(B5_Tacp<<2)+(B5_PMC)) /* GCS5 */
  136. .word ((B6_MT<<15)+(B6_Trcd<<2)+(B6_SCAN)) /* GCS6 */
  137. .word ((B7_MT<<15)+(B7_Trcd<<2)+(B7_SCAN)) /* GCS7 */
  138. .word ((REFEN<<23)+(TREFMD<<22)+(Trp<<20)+(Trc<<18)+(Tchr<<16)+REFCNT)
  139. .word 0x10 /* BUSWIDTH=32, SCLK power saving mode, BANKSIZE 32M/32M */
  140. .word 0x30 /* MRSR6, CL=3clk */
  141. .word 0x30 /* MRSR7 */