wuh405.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. /* ------------------------------------------------------------------------- */
  28. #if 0
  29. #define FPGA_DEBUG
  30. #endif
  31. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  32. /* fpga configuration data - gzip compressed and generated by bin2c */
  33. const unsigned char fpgadata[] =
  34. {
  35. #include "fpgadata.c"
  36. };
  37. /*
  38. * include common fpga code (for esd boards)
  39. */
  40. #include "../common/fpga.c"
  41. /* Prototypes */
  42. int gunzip(void *, int, unsigned char *, unsigned long *);
  43. int board_early_init_f (void)
  44. {
  45. /*
  46. * IRQ 0-15 405GP internally generated; active high; level sensitive
  47. * IRQ 16 405GP internally generated; active low; level sensitive
  48. * IRQ 17-24 RESERVED
  49. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  50. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  51. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  52. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  53. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  54. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  55. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  56. */
  57. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  58. mtdcr(uicer, 0x00000000); /* disable all ints */
  59. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  60. mtdcr(uicpr, 0xFFFFFF9F); /* set int polarities */
  61. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  62. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  63. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  64. /*
  65. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  66. */
  67. mtebc (epcr, 0xa8400000); /* ebc always driven */
  68. return 0;
  69. }
  70. /* ------------------------------------------------------------------------- */
  71. int misc_init_f (void)
  72. {
  73. return 0; /* dummy implementation */
  74. }
  75. int misc_init_r (void)
  76. {
  77. volatile unsigned char *duart0_mcr = (unsigned char *)((ulong)DUART0_BA + 4);
  78. volatile unsigned char *duart1_mcr = (unsigned char *)((ulong)DUART1_BA + 4);
  79. volatile unsigned char *duart2_mcr = (unsigned char *)((ulong)DUART2_BA + 4);
  80. volatile unsigned char *duart3_mcr = (unsigned char *)((ulong)DUART3_BA + 4);
  81. unsigned char *dst;
  82. ulong len = sizeof(fpgadata);
  83. int status;
  84. int index;
  85. int i;
  86. dst = malloc(CFG_FPGA_MAX_SIZE);
  87. if (gunzip (dst, CFG_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  88. printf ("GUNZIP ERROR - must RESET board to recover\n");
  89. do_reset (NULL, 0, 0, NULL);
  90. }
  91. status = fpga_boot(dst, len);
  92. if (status != 0) {
  93. printf("\nFPGA: Booting failed ");
  94. switch (status) {
  95. case ERROR_FPGA_PRG_INIT_LOW:
  96. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  97. break;
  98. case ERROR_FPGA_PRG_INIT_HIGH:
  99. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  100. break;
  101. case ERROR_FPGA_PRG_DONE:
  102. printf("(Timeout: DONE not high after programming FPGA)\n ");
  103. break;
  104. }
  105. /* display infos on fpgaimage */
  106. index = 15;
  107. for (i=0; i<4; i++) {
  108. len = dst[index];
  109. printf("FPGA: %s\n", &(dst[index+1]));
  110. index += len+3;
  111. }
  112. putc ('\n');
  113. /* delayed reboot */
  114. for (i=20; i>0; i--) {
  115. printf("Rebooting in %2d seconds \r",i);
  116. for (index=0;index<1000;index++)
  117. udelay(1000);
  118. }
  119. putc ('\n');
  120. do_reset(NULL, 0, 0, NULL);
  121. }
  122. puts("FPGA: ");
  123. /* display infos on fpgaimage */
  124. index = 15;
  125. for (i=0; i<4; i++) {
  126. len = dst[index];
  127. printf("%s ", &(dst[index+1]));
  128. index += len+3;
  129. }
  130. putc ('\n');
  131. free(dst);
  132. /*
  133. * Reset FPGA via FPGA_DATA pin
  134. */
  135. SET_FPGA(FPGA_PRG | FPGA_CLK);
  136. udelay(1000); /* wait 1ms */
  137. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  138. udelay(1000); /* wait 1ms */
  139. /*
  140. * Reset external DUARTs
  141. */
  142. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_DUART_RST); /* set reset to high */
  143. udelay(10); /* wait 10us */
  144. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_DUART_RST); /* set reset to low */
  145. udelay(1000); /* wait 1ms */
  146. /*
  147. * Set NAND-FLASH GPIO signals to default
  148. */
  149. out32(GPIO0_OR, in32(GPIO0_OR) & ~(CFG_NAND_CLE | CFG_NAND_ALE));
  150. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);
  151. /*
  152. * Enable interrupts in exar duart mcr[3]
  153. */
  154. *duart0_mcr = 0x08;
  155. *duart1_mcr = 0x08;
  156. *duart2_mcr = 0x08;
  157. *duart3_mcr = 0x08;
  158. return (0);
  159. }
  160. /*
  161. * Check Board Identity:
  162. */
  163. int checkboard (void)
  164. {
  165. char str[64];
  166. int i = getenv_r ("serial#", str, sizeof(str));
  167. puts ("Board: ");
  168. if (i == -1) {
  169. puts ("### No HW ID - assuming WUH405");
  170. } else {
  171. puts(str);
  172. }
  173. putc ('\n');
  174. return 0;
  175. }
  176. /* ------------------------------------------------------------------------- */
  177. long int initdram (int board_type)
  178. {
  179. unsigned long val;
  180. mtdcr(memcfga, mem_mb0cf);
  181. val = mfdcr(memcfgd);
  182. #if 0
  183. printf("\nmb0cf=%x\n", val); /* test-only */
  184. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  185. #endif
  186. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  187. }
  188. /* ------------------------------------------------------------------------- */
  189. int testdram (void)
  190. {
  191. /* TODO: XXX XXX XXX */
  192. printf ("test: 16 MB - ok\n");
  193. return (0);
  194. }
  195. /* ------------------------------------------------------------------------- */
  196. #if (CONFIG_COMMANDS & CFG_CMD_NAND)
  197. #include <linux/mtd/nand.h>
  198. extern struct nand_chip nand_dev_desc[CFG_MAX_NAND_DEVICE];
  199. void nand_init(void)
  200. {
  201. nand_probe(CFG_NAND_BASE);
  202. if (nand_dev_desc[0].ChipID != NAND_ChipID_UNKNOWN) {
  203. print_size(nand_dev_desc[0].totlen, "\n");
  204. }
  205. }
  206. #endif