voh405.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. /* ------------------------------------------------------------------------- */
  28. #if 0
  29. #define FPGA_DEBUG
  30. #endif
  31. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  32. extern void lxt971_no_sleep(void);
  33. /* fpga configuration data - gzip compressed and generated by bin2c */
  34. const unsigned char fpgadata[] =
  35. {
  36. #include "fpgadata.c"
  37. };
  38. /*
  39. * include common fpga code (for esd boards)
  40. */
  41. #include "../common/fpga.c"
  42. /* Prototypes */
  43. int gunzip(void *, int, unsigned char *, unsigned long *);
  44. /* logo bitmap data - gzip compressed and generated by bin2c */
  45. unsigned char logo_bmp_320[] =
  46. {
  47. #include "logo_320_240_4bpp.c"
  48. };
  49. unsigned char logo_bmp_640[] =
  50. {
  51. #include "logo_640_480_24bpp.c"
  52. };
  53. /*
  54. * include common lcd code (for esd boards)
  55. */
  56. #include "../common/lcd.c"
  57. #include "../common/s1d13704_320_240_4bpp.h"
  58. #include "../common/s1d13806_320_240_4bpp.h"
  59. #include "../common/s1d13806_640_480_16bpp.h"
  60. int board_early_init_f (void)
  61. {
  62. /*
  63. * IRQ 0-15 405GP internally generated; active high; level sensitive
  64. * IRQ 16 405GP internally generated; active low; level sensitive
  65. * IRQ 17-24 RESERVED
  66. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  67. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  68. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  69. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  70. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  71. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  72. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  73. */
  74. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  75. mtdcr(uicer, 0x00000000); /* disable all ints */
  76. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  77. mtdcr(uicpr, 0xFFFFFFB5); /* set int polarities */
  78. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  79. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  80. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  81. /*
  82. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  83. */
  84. mtebc (epcr, 0xa8400000); /* ebc always driven */
  85. return 0;
  86. }
  87. int misc_init_f (void)
  88. {
  89. return 0; /* dummy implementation */
  90. }
  91. int misc_init_r (void)
  92. {
  93. volatile unsigned char *duart0_mcr = (unsigned char *)((ulong)DUART0_BA + 4);
  94. volatile unsigned char *duart1_mcr = (unsigned char *)((ulong)DUART1_BA + 4);
  95. volatile unsigned short *lcd_contrast =
  96. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL + 4);
  97. volatile unsigned short *lcd_backlight =
  98. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL + 6);
  99. unsigned char *dst;
  100. ulong len = sizeof(fpgadata);
  101. int status;
  102. int index;
  103. int i;
  104. char *str;
  105. dst = malloc(CFG_FPGA_MAX_SIZE);
  106. if (gunzip (dst, CFG_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  107. printf ("GUNZIP ERROR - must RESET board to recover\n");
  108. do_reset (NULL, 0, 0, NULL);
  109. }
  110. status = fpga_boot(dst, len);
  111. if (status != 0) {
  112. printf("\nFPGA: Booting failed ");
  113. switch (status) {
  114. case ERROR_FPGA_PRG_INIT_LOW:
  115. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  116. break;
  117. case ERROR_FPGA_PRG_INIT_HIGH:
  118. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  119. break;
  120. case ERROR_FPGA_PRG_DONE:
  121. printf("(Timeout: DONE not high after programming FPGA)\n ");
  122. break;
  123. }
  124. /* display infos on fpgaimage */
  125. index = 15;
  126. for (i=0; i<4; i++) {
  127. len = dst[index];
  128. printf("FPGA: %s\n", &(dst[index+1]));
  129. index += len+3;
  130. }
  131. putc ('\n');
  132. /* delayed reboot */
  133. for (i=20; i>0; i--) {
  134. printf("Rebooting in %2d seconds \r",i);
  135. for (index=0;index<1000;index++)
  136. udelay(1000);
  137. }
  138. putc ('\n');
  139. do_reset(NULL, 0, 0, NULL);
  140. }
  141. puts("FPGA: ");
  142. /* display infos on fpgaimage */
  143. index = 15;
  144. for (i=0; i<4; i++) {
  145. len = dst[index];
  146. printf("%s ", &(dst[index+1]));
  147. index += len+3;
  148. }
  149. putc ('\n');
  150. free(dst);
  151. /*
  152. * Reset FPGA via FPGA_INIT pin
  153. */
  154. out32(GPIO0_TCR, in32(GPIO0_TCR) | FPGA_INIT); /* setup FPGA_INIT as output */
  155. out32(GPIO0_OR, in32(GPIO0_OR) & ~FPGA_INIT); /* reset low */
  156. udelay(1000); /* wait 1ms */
  157. out32(GPIO0_OR, in32(GPIO0_OR) | FPGA_INIT); /* reset high */
  158. udelay(1000); /* wait 1ms */
  159. /*
  160. * Reset external DUARTs
  161. */
  162. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_DUART_RST); /* set reset to high */
  163. udelay(10); /* wait 10us */
  164. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_DUART_RST); /* set reset to low */
  165. udelay(1000); /* wait 1ms */
  166. /*
  167. * Set NAND-FLASH GPIO signals to default
  168. */
  169. out32(GPIO0_OR, in32(GPIO0_OR) & ~(CFG_NAND_CLE | CFG_NAND_ALE));
  170. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);
  171. /*
  172. * Enable interrupts in exar duart mcr[3]
  173. */
  174. *duart0_mcr = 0x08;
  175. *duart1_mcr = 0x08;
  176. /*
  177. * Init lcd interface and display logo
  178. */
  179. str = getenv("bd_type");
  180. if (strcmp(str, "voh405_bw") == 0) {
  181. lcd_setup(0, 1);
  182. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  183. regs_13704_320_240_4bpp,
  184. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  185. logo_bmp_320, sizeof(logo_bmp_320));
  186. } else if (strcmp(str, "voh405_bwbw") == 0) {
  187. lcd_setup(0, 1);
  188. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  189. regs_13704_320_240_4bpp,
  190. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  191. logo_bmp_320, sizeof(logo_bmp_320));
  192. lcd_setup(1, 1);
  193. lcd_init((uchar *)CFG_LCD_BIG_REG, (uchar *)CFG_LCD_BIG_MEM,
  194. regs_13806_320_240_4bpp,
  195. sizeof(regs_13806_320_240_4bpp)/sizeof(regs_13806_320_240_4bpp[0]),
  196. logo_bmp_320, sizeof(logo_bmp_320));
  197. } else if (strcmp(str, "voh405_bwc") == 0) {
  198. lcd_setup(0, 1);
  199. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  200. regs_13704_320_240_4bpp,
  201. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  202. logo_bmp_320, sizeof(logo_bmp_320));
  203. lcd_setup(1, 0);
  204. lcd_init((uchar *)CFG_LCD_BIG_REG, (uchar *)CFG_LCD_BIG_MEM,
  205. regs_13806_640_480_16bpp,
  206. sizeof(regs_13806_640_480_16bpp)/sizeof(regs_13806_640_480_16bpp[0]),
  207. logo_bmp_640, sizeof(logo_bmp_640));
  208. } else {
  209. printf("Unsupported bd_type defined (%s) -> No display configured!\n", str);
  210. return 0;
  211. }
  212. /*
  213. * Set invert bit in small lcd controller
  214. */
  215. *(unsigned char *)(CFG_LCD_SMALL_REG + 2) |= 0x01;
  216. /*
  217. * Set default contrast voltage on epson vga controller
  218. */
  219. *lcd_contrast = 0x4646;
  220. /*
  221. * Enable backlight
  222. */
  223. *lcd_backlight = 0xffff;
  224. return (0);
  225. }
  226. /*
  227. * Check Board Identity:
  228. */
  229. int checkboard (void)
  230. {
  231. char str[64];
  232. int i = getenv_r ("serial#", str, sizeof(str));
  233. puts ("Board: ");
  234. if (i == -1) {
  235. puts ("### No HW ID - assuming VOH405");
  236. } else {
  237. puts(str);
  238. }
  239. if (getenv_r("bd_type", str, sizeof(str)) != -1) {
  240. printf(" (%s)", str);
  241. } else {
  242. puts(" (Missing bd_type!)");
  243. }
  244. putc ('\n');
  245. /*
  246. * Disable sleep mode in LXT971
  247. */
  248. lxt971_no_sleep();
  249. return 0;
  250. }
  251. /* ------------------------------------------------------------------------- */
  252. long int initdram (int board_type)
  253. {
  254. unsigned long val;
  255. mtdcr(memcfga, mem_mb0cf);
  256. val = mfdcr(memcfgd);
  257. #if 0
  258. printf("\nmb0cf=%x\n", val); /* test-only */
  259. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  260. #endif
  261. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  262. }
  263. /* ------------------------------------------------------------------------- */
  264. int testdram (void)
  265. {
  266. /* TODO: XXX XXX XXX */
  267. printf ("test: 16 MB - ok\n");
  268. return (0);
  269. }
  270. /* ------------------------------------------------------------------------- */
  271. #ifdef CONFIG_IDE_RESET
  272. void ide_set_reset(int on)
  273. {
  274. volatile unsigned short *fpga_mode =
  275. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL);
  276. /*
  277. * Assert or deassert CompactFlash Reset Pin
  278. */
  279. if (on) { /* assert RESET */
  280. *fpga_mode &= ~(CFG_FPGA_CTRL_CF_RESET);
  281. } else { /* release RESET */
  282. *fpga_mode |= CFG_FPGA_CTRL_CF_RESET;
  283. }
  284. }
  285. #endif /* CONFIG_IDE_RESET */
  286. #if (CONFIG_COMMANDS & CFG_CMD_NAND)
  287. #include <linux/mtd/nand.h>
  288. extern struct nand_chip nand_dev_desc[CFG_MAX_NAND_DEVICE];
  289. void nand_init(void)
  290. {
  291. nand_probe(CFG_NAND_BASE);
  292. if (nand_dev_desc[0].ChipID != NAND_ChipID_UNKNOWN) {
  293. print_size(nand_dev_desc[0].totlen, "\n");
  294. }
  295. }
  296. #endif