pmc405.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. extern void lxt971_no_sleep(void);
  28. /* fpga configuration data - not compressed, generated by bin2c */
  29. const unsigned char fpgadata[] =
  30. {
  31. #include "fpgadata.c"
  32. };
  33. int filesize = sizeof(fpgadata);
  34. int board_early_init_f (void)
  35. {
  36. /*
  37. * IRQ 0-15 405GP internally generated; active high; level sensitive
  38. * IRQ 16 405GP internally generated; active low; level sensitive
  39. * IRQ 17-24 RESERVED
  40. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  41. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  42. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  43. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  44. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  45. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  46. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  47. */
  48. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  49. mtdcr(uicer, 0x00000000); /* disable all ints */
  50. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  51. mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */
  52. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  53. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  54. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  55. /*
  56. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  57. */
  58. mtebc (epcr, 0xa8400000);
  59. /*
  60. * Setup GPIO pins (CS6+CS7 as GPIO)
  61. */
  62. mtdcr(cntrl0, mfdcr(cntrl0) | 0x00300000);
  63. /*
  64. * Configure GPIO pins
  65. */
  66. out32(GPIO0_ODR, 0x00000000); /* no open drain pins */
  67. out32(GPIO0_TCR, CFG_FPGA_PRG | CFG_FPGA_CLK | CFG_FPGA_DATA); /* setup for output */
  68. out32(GPIO0_OR, 0); /* outputs -> low */
  69. return 0;
  70. }
  71. /* ------------------------------------------------------------------------- */
  72. int misc_init_f (void)
  73. {
  74. return 0; /* dummy implementation */
  75. }
  76. int misc_init_r (void)
  77. {
  78. DECLARE_GLOBAL_DATA_PTR;
  79. /* adjust flash start and offset */
  80. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  81. gd->bd->bi_flashoffset = 0;
  82. return (0);
  83. }
  84. /*
  85. * Check Board Identity:
  86. */
  87. int checkboard (void)
  88. {
  89. char str[64];
  90. int i = getenv_r ("serial#", str, sizeof(str));
  91. puts ("Board: ");
  92. if (i == -1) {
  93. puts ("### No HW ID - assuming PMC405");
  94. } else {
  95. puts(str);
  96. }
  97. putc ('\n');
  98. /*
  99. * Disable sleep mode in LXT971
  100. */
  101. lxt971_no_sleep();
  102. return 0;
  103. }
  104. /* ------------------------------------------------------------------------- */
  105. long int initdram (int board_type)
  106. {
  107. unsigned long val;
  108. mtdcr(memcfga, mem_mb0cf);
  109. val = mfdcr(memcfgd);
  110. #if 0
  111. printf("\nmb0cf=%x\n", val); /* test-only */
  112. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  113. #endif
  114. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  115. }
  116. /* ------------------------------------------------------------------------- */
  117. int testdram (void)
  118. {
  119. /* TODO: XXX XXX XXX */
  120. printf ("test: 16 MB - ok\n");
  121. return (0);
  122. }
  123. /* ------------------------------------------------------------------------- */
  124. int do_cantest(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  125. {
  126. ulong addr;
  127. volatile uchar *ptr;
  128. volatile uchar val;
  129. int i;
  130. addr = simple_strtol (argv[1], NULL, 16) + 0x16;
  131. i = 0;
  132. for (;;) {
  133. ptr = (uchar *)addr;
  134. for (i=0; i<8; i++) {
  135. *ptr = i;
  136. val = *ptr;
  137. if (val != i) {
  138. printf("ERROR: addr=%p write=0x%02X, read=0x%02X\n", ptr, i, val);
  139. return 0;
  140. }
  141. /* Abort if ctrl-c was pressed */
  142. if (ctrlc()) {
  143. puts("\nAbort\n");
  144. return 0;
  145. }
  146. ptr++;
  147. }
  148. }
  149. return 0;
  150. }
  151. U_BOOT_CMD(
  152. cantest, 3, 1, do_cantest,
  153. "cantest - Test CAN controller",
  154. NULL
  155. );