mpc8360emds.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. * based on board/mpc8349emds/mpc8349emds.c
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. */
  15. #include <common.h>
  16. #include <ioports.h>
  17. #include <mpc83xx.h>
  18. #include <i2c.h>
  19. #include <spd.h>
  20. #include <miiphy.h>
  21. #include <command.h>
  22. #if defined(CONFIG_PCI)
  23. #include <pci.h>
  24. #endif
  25. #if defined(CONFIG_SPD_EEPROM)
  26. #include <spd_sdram.h>
  27. #else
  28. #include <asm/mmu.h>
  29. #endif
  30. const qe_iop_conf_t qe_iop_conf_tab[] = {
  31. /* GETH1 */
  32. {0, 3, 1, 0, 1}, /* TxD0 */
  33. {0, 4, 1, 0, 1}, /* TxD1 */
  34. {0, 5, 1, 0, 1}, /* TxD2 */
  35. {0, 6, 1, 0, 1}, /* TxD3 */
  36. {1, 6, 1, 0, 3}, /* TxD4 */
  37. {1, 7, 1, 0, 1}, /* TxD5 */
  38. {1, 9, 1, 0, 2}, /* TxD6 */
  39. {1, 10, 1, 0, 2}, /* TxD7 */
  40. {0, 9, 2, 0, 1}, /* RxD0 */
  41. {0, 10, 2, 0, 1}, /* RxD1 */
  42. {0, 11, 2, 0, 1}, /* RxD2 */
  43. {0, 12, 2, 0, 1}, /* RxD3 */
  44. {0, 13, 2, 0, 1}, /* RxD4 */
  45. {1, 1, 2, 0, 2}, /* RxD5 */
  46. {1, 0, 2, 0, 2}, /* RxD6 */
  47. {1, 4, 2, 0, 2}, /* RxD7 */
  48. {0, 7, 1, 0, 1}, /* TX_EN */
  49. {0, 8, 1, 0, 1}, /* TX_ER */
  50. {0, 15, 2, 0, 1}, /* RX_DV */
  51. {0, 16, 2, 0, 1}, /* RX_ER */
  52. {0, 0, 2, 0, 1}, /* RX_CLK */
  53. {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
  54. {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
  55. /* GETH2 */
  56. {0, 17, 1, 0, 1}, /* TxD0 */
  57. {0, 18, 1, 0, 1}, /* TxD1 */
  58. {0, 19, 1, 0, 1}, /* TxD2 */
  59. {0, 20, 1, 0, 1}, /* TxD3 */
  60. {1, 2, 1, 0, 1}, /* TxD4 */
  61. {1, 3, 1, 0, 2}, /* TxD5 */
  62. {1, 5, 1, 0, 3}, /* TxD6 */
  63. {1, 8, 1, 0, 3}, /* TxD7 */
  64. {0, 23, 2, 0, 1}, /* RxD0 */
  65. {0, 24, 2, 0, 1}, /* RxD1 */
  66. {0, 25, 2, 0, 1}, /* RxD2 */
  67. {0, 26, 2, 0, 1}, /* RxD3 */
  68. {0, 27, 2, 0, 1}, /* RxD4 */
  69. {1, 12, 2, 0, 2}, /* RxD5 */
  70. {1, 13, 2, 0, 3}, /* RxD6 */
  71. {1, 11, 2, 0, 2}, /* RxD7 */
  72. {0, 21, 1, 0, 1}, /* TX_EN */
  73. {0, 22, 1, 0, 1}, /* TX_ER */
  74. {0, 29, 2, 0, 1}, /* RX_DV */
  75. {0, 30, 2, 0, 1}, /* RX_ER */
  76. {0, 31, 2, 0, 1}, /* RX_CLK */
  77. {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
  78. {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
  79. {0, 1, 3, 0, 2}, /* MDIO */
  80. {0, 2, 1, 0, 1}, /* MDC */
  81. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  82. };
  83. int board_early_init_f(void)
  84. {
  85. volatile u8 *bcsr = (volatile u8 *)CFG_BCSR;
  86. /* Enable flash write */
  87. bcsr[0xa] &= ~0x04;
  88. return 0;
  89. }
  90. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  91. extern void ddr_enable_ecc(unsigned int dram_size);
  92. #endif
  93. int fixed_sdram(void);
  94. void sdram_init(void);
  95. long int initdram(int board_type)
  96. {
  97. volatile immap_t *im = (immap_t *) CFG_IMMRBAR;
  98. u32 msize = 0;
  99. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  100. return -1;
  101. /* DDR SDRAM - Main SODIMM */
  102. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  103. #if defined(CONFIG_SPD_EEPROM)
  104. msize = spd_sdram();
  105. #else
  106. msize = fixed_sdram();
  107. #endif
  108. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  109. /*
  110. * Initialize DDR ECC byte
  111. */
  112. ddr_enable_ecc(msize * 1024 * 1024);
  113. #endif
  114. /*
  115. * Initialize SDRAM if it is on local bus.
  116. */
  117. sdram_init();
  118. puts(" DDR RAM: ");
  119. /* return total bus SDRAM size(bytes) -- DDR */
  120. return (msize * 1024 * 1024);
  121. }
  122. #if !defined(CONFIG_SPD_EEPROM)
  123. /*************************************************************************
  124. * fixed sdram init -- doesn't use serial presence detect.
  125. ************************************************************************/
  126. int fixed_sdram(void)
  127. {
  128. volatile immap_t *im = (immap_t *) CFG_IMMRBAR;
  129. u32 msize = 0;
  130. u32 ddr_size;
  131. u32 ddr_size_log2;
  132. msize = CFG_DDR_SIZE;
  133. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  134. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  135. if (ddr_size & 1) {
  136. return -1;
  137. }
  138. }
  139. im->sysconf.ddrlaw[0].ar =
  140. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  141. #if (CFG_DDR_SIZE != 256)
  142. #warning Currenly any ddr size other than 256 is not supported
  143. #endif
  144. im->ddr.csbnds[0].csbnds = 0x00000007;
  145. im->ddr.csbnds[1].csbnds = 0x0008000f;
  146. im->ddr.cs_config[0] = CFG_DDR_CONFIG;
  147. im->ddr.cs_config[1] = CFG_DDR_CONFIG;
  148. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  149. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  150. im->ddr.sdram_cfg = CFG_DDR_CONTROL;
  151. im->ddr.sdram_mode = CFG_DDR_MODE;
  152. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  153. udelay(200);
  154. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  155. return msize;
  156. }
  157. #endif /*!CFG_SPD_EEPROM */
  158. int checkboard(void)
  159. {
  160. puts("Board: Freescale MPC8360EMDS\n");
  161. return 0;
  162. }
  163. /*
  164. * if MPC8360EMDS is soldered with SDRAM
  165. */
  166. #if defined(CFG_BR2_PRELIM) \
  167. && defined(CFG_OR2_PRELIM) \
  168. && defined(CFG_LBLAWBAR2_PRELIM) \
  169. && defined(CFG_LBLAWAR2_PRELIM)
  170. /*
  171. * Initialize SDRAM memory on the Local Bus.
  172. */
  173. void sdram_init(void)
  174. {
  175. volatile immap_t *immap = (immap_t *) CFG_IMMRBAR;
  176. volatile lbus83xx_t *lbc = &immap->lbus;
  177. uint *sdram_addr = (uint *) CFG_LBC_SDRAM_BASE;
  178. puts("\n SDRAM on Local Bus: ");
  179. print_size(CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  180. /*
  181. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  182. */
  183. /*setup mtrpt, lsrt and lbcr for LB bus */
  184. lbc->lbcr = CFG_LBC_LBCR;
  185. lbc->mrtpr = CFG_LBC_MRTPR;
  186. lbc->lsrt = CFG_LBC_LSRT;
  187. asm("sync");
  188. /*
  189. * Configure the SDRAM controller Machine Mode Register.
  190. */
  191. lbc->lsdmr = CFG_LBC_LSDMR_5; /* Normal Operation */
  192. lbc->lsdmr = CFG_LBC_LSDMR_1; /* Precharge All Banks */
  193. asm("sync");
  194. *sdram_addr = 0xff;
  195. udelay(100);
  196. /*
  197. * We need do 8 times auto refresh operation.
  198. */
  199. lbc->lsdmr = CFG_LBC_LSDMR_2;
  200. asm("sync");
  201. *sdram_addr = 0xff; /* 1 times */
  202. udelay(100);
  203. *sdram_addr = 0xff; /* 2 times */
  204. udelay(100);
  205. *sdram_addr = 0xff; /* 3 times */
  206. udelay(100);
  207. *sdram_addr = 0xff; /* 4 times */
  208. udelay(100);
  209. *sdram_addr = 0xff; /* 5 times */
  210. udelay(100);
  211. *sdram_addr = 0xff; /* 6 times */
  212. udelay(100);
  213. *sdram_addr = 0xff; /* 7 times */
  214. udelay(100);
  215. *sdram_addr = 0xff; /* 8 times */
  216. udelay(100);
  217. /* Mode register write operation */
  218. lbc->lsdmr = CFG_LBC_LSDMR_4;
  219. asm("sync");
  220. *(sdram_addr + 0xcc) = 0xff;
  221. udelay(100);
  222. /* Normal operation */
  223. lbc->lsdmr = CFG_LBC_LSDMR_5 | 0x40000000;
  224. asm("sync");
  225. *sdram_addr = 0xff;
  226. udelay(100);
  227. }
  228. #else
  229. void sdram_init(void)
  230. {
  231. puts("SDRAM on Local Bus is NOT available!\n");
  232. }
  233. #endif
  234. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD)
  235. /*
  236. * ECC user commands
  237. */
  238. void ecc_print_status(void)
  239. {
  240. volatile immap_t *immap = (immap_t *) CFG_IMMRBAR;
  241. volatile ddr83xx_t *ddr = &immap->ddr;
  242. printf("\nECC mode: %s\n\n",
  243. (ddr->sdram_cfg & SDRAM_CFG_ECC_EN) ? "ON" : "OFF");
  244. /* Interrupts */
  245. printf("Memory Error Interrupt Enable:\n");
  246. printf(" Multiple-Bit Error Interrupt Enable: %d\n",
  247. (ddr->err_int_en & ECC_ERR_INT_EN_MBEE) ? 1 : 0);
  248. printf(" Single-Bit Error Interrupt Enable: %d\n",
  249. (ddr->err_int_en & ECC_ERR_INT_EN_SBEE) ? 1 : 0);
  250. printf(" Memory Select Error Interrupt Enable: %d\n\n",
  251. (ddr->err_int_en & ECC_ERR_INT_EN_MSEE) ? 1 : 0);
  252. /* Error disable */
  253. printf("Memory Error Disable:\n");
  254. printf(" Multiple-Bit Error Disable: %d\n",
  255. (ddr->err_disable & ECC_ERROR_DISABLE_MBED) ? 1 : 0);
  256. printf(" Sinle-Bit Error Disable: %d\n",
  257. (ddr->err_disable & ECC_ERROR_DISABLE_SBED) ? 1 : 0);
  258. printf(" Memory Select Error Disable: %d\n\n",
  259. (ddr->err_disable & ECC_ERROR_DISABLE_MSED) ? 1 : 0);
  260. /* Error injection */
  261. printf("Memory Data Path Error Injection Mask High/Low: %08lx %08lx\n",
  262. ddr->data_err_inject_hi, ddr->data_err_inject_lo);
  263. printf("Memory Data Path Error Injection Mask ECC:\n");
  264. printf(" ECC Mirror Byte: %d\n",
  265. (ddr->ecc_err_inject & ECC_ERR_INJECT_EMB) ? 1 : 0);
  266. printf(" ECC Injection Enable: %d\n",
  267. (ddr->ecc_err_inject & ECC_ERR_INJECT_EIEN) ? 1 : 0);
  268. printf(" ECC Error Injection Mask: 0x%02x\n\n",
  269. ddr->ecc_err_inject & ECC_ERR_INJECT_EEIM);
  270. /* SBE counter/threshold */
  271. printf("Memory Single-Bit Error Management (0..255):\n");
  272. printf(" Single-Bit Error Threshold: %d\n",
  273. (ddr->err_sbe & ECC_ERROR_MAN_SBET) >> ECC_ERROR_MAN_SBET_SHIFT);
  274. printf(" Single-Bit Error Counter: %d\n\n",
  275. (ddr->err_sbe & ECC_ERROR_MAN_SBEC) >> ECC_ERROR_MAN_SBEC_SHIFT);
  276. /* Error detect */
  277. printf("Memory Error Detect:\n");
  278. printf(" Multiple Memory Errors: %d\n",
  279. (ddr->err_detect & ECC_ERROR_DETECT_MME) ? 1 : 0);
  280. printf(" Multiple-Bit Error: %d\n",
  281. (ddr->err_detect & ECC_ERROR_DETECT_MBE) ? 1 : 0);
  282. printf(" Single-Bit Error: %d\n",
  283. (ddr->err_detect & ECC_ERROR_DETECT_SBE) ? 1 : 0);
  284. printf(" Memory Select Error: %d\n\n",
  285. (ddr->err_detect & ECC_ERROR_DETECT_MSE) ? 1 : 0);
  286. /* Capture data */
  287. printf("Memory Error Address Capture: 0x%08lx\n", ddr->capture_address);
  288. printf("Memory Data Path Read Capture High/Low: %08lx %08lx\n",
  289. ddr->capture_data_hi, ddr->capture_data_lo);
  290. printf("Memory Data Path Read Capture ECC: 0x%02x\n\n",
  291. ddr->capture_ecc & CAPTURE_ECC_ECE);
  292. printf("Memory Error Attributes Capture:\n");
  293. printf(" Data Beat Number: %d\n",
  294. (ddr->capture_attributes & ECC_CAPT_ATTR_BNUM) >>
  295. ECC_CAPT_ATTR_BNUM_SHIFT);
  296. printf(" Transaction Size: %d\n",
  297. (ddr->capture_attributes & ECC_CAPT_ATTR_TSIZ) >>
  298. ECC_CAPT_ATTR_TSIZ_SHIFT);
  299. printf(" Transaction Source: %d\n",
  300. (ddr->capture_attributes & ECC_CAPT_ATTR_TSRC) >>
  301. ECC_CAPT_ATTR_TSRC_SHIFT);
  302. printf(" Transaction Type: %d\n",
  303. (ddr->capture_attributes & ECC_CAPT_ATTR_TTYP) >>
  304. ECC_CAPT_ATTR_TTYP_SHIFT);
  305. printf(" Error Information Valid: %d\n\n",
  306. ddr->capture_attributes & ECC_CAPT_ATTR_VLD);
  307. }
  308. int do_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  309. {
  310. volatile immap_t *immap = (immap_t *) CFG_IMMRBAR;
  311. volatile ddr83xx_t *ddr = &immap->ddr;
  312. volatile u32 val;
  313. u64 *addr;
  314. u32 count;
  315. register u64 *i;
  316. u32 ret[2];
  317. u32 pattern[2];
  318. u32 writeback[2];
  319. /* The pattern is written into memory to generate error */
  320. pattern[0] = 0xfedcba98UL;
  321. pattern[1] = 0x76543210UL;
  322. /* After injecting error, re-initialize the memory with the value */
  323. writeback[0] = 0x01234567UL;
  324. writeback[1] = 0x89abcdefUL;
  325. if (argc > 4) {
  326. printf("Usage:\n%s\n", cmdtp->usage);
  327. return 1;
  328. }
  329. if (argc == 2) {
  330. if (strcmp(argv[1], "status") == 0) {
  331. ecc_print_status();
  332. return 0;
  333. } else if (strcmp(argv[1], "captureclear") == 0) {
  334. ddr->capture_address = 0;
  335. ddr->capture_data_hi = 0;
  336. ddr->capture_data_lo = 0;
  337. ddr->capture_ecc = 0;
  338. ddr->capture_attributes = 0;
  339. return 0;
  340. }
  341. }
  342. if (argc == 3) {
  343. if (strcmp(argv[1], "sbecnt") == 0) {
  344. val = simple_strtoul(argv[2], NULL, 10);
  345. if (val > 255) {
  346. printf("Incorrect Counter value, "
  347. "should be 0..255\n");
  348. return 1;
  349. }
  350. val = (val << ECC_ERROR_MAN_SBEC_SHIFT);
  351. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBET);
  352. ddr->err_sbe = val;
  353. return 0;
  354. } else if (strcmp(argv[1], "sbethr") == 0) {
  355. val = simple_strtoul(argv[2], NULL, 10);
  356. if (val > 255) {
  357. printf("Incorrect Counter value, "
  358. "should be 0..255\n");
  359. return 1;
  360. }
  361. val = (val << ECC_ERROR_MAN_SBET_SHIFT);
  362. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBEC);
  363. ddr->err_sbe = val;
  364. return 0;
  365. } else if (strcmp(argv[1], "errdisable") == 0) {
  366. val = ddr->err_disable;
  367. if (strcmp(argv[2], "+sbe") == 0) {
  368. val |= ECC_ERROR_DISABLE_SBED;
  369. } else if (strcmp(argv[2], "+mbe") == 0) {
  370. val |= ECC_ERROR_DISABLE_MBED;
  371. } else if (strcmp(argv[2], "+mse") == 0) {
  372. val |= ECC_ERROR_DISABLE_MSED;
  373. } else if (strcmp(argv[2], "+all") == 0) {
  374. val |= (ECC_ERROR_DISABLE_SBED |
  375. ECC_ERROR_DISABLE_MBED |
  376. ECC_ERROR_DISABLE_MSED);
  377. } else if (strcmp(argv[2], "-sbe") == 0) {
  378. val &= ~ECC_ERROR_DISABLE_SBED;
  379. } else if (strcmp(argv[2], "-mbe") == 0) {
  380. val &= ~ECC_ERROR_DISABLE_MBED;
  381. } else if (strcmp(argv[2], "-mse") == 0) {
  382. val &= ~ECC_ERROR_DISABLE_MSED;
  383. } else if (strcmp(argv[2], "-all") == 0) {
  384. val &= ~(ECC_ERROR_DISABLE_SBED |
  385. ECC_ERROR_DISABLE_MBED |
  386. ECC_ERROR_DISABLE_MSED);
  387. } else {
  388. printf("Incorrect err_disable field\n");
  389. return 1;
  390. }
  391. ddr->err_disable = val;
  392. __asm__ __volatile__("sync");
  393. __asm__ __volatile__("isync");
  394. return 0;
  395. } else if (strcmp(argv[1], "errdetectclr") == 0) {
  396. val = ddr->err_detect;
  397. if (strcmp(argv[2], "mme") == 0) {
  398. val |= ECC_ERROR_DETECT_MME;
  399. } else if (strcmp(argv[2], "sbe") == 0) {
  400. val |= ECC_ERROR_DETECT_SBE;
  401. } else if (strcmp(argv[2], "mbe") == 0) {
  402. val |= ECC_ERROR_DETECT_MBE;
  403. } else if (strcmp(argv[2], "mse") == 0) {
  404. val |= ECC_ERROR_DETECT_MSE;
  405. } else if (strcmp(argv[2], "all") == 0) {
  406. val |= (ECC_ERROR_DETECT_MME |
  407. ECC_ERROR_DETECT_MBE |
  408. ECC_ERROR_DETECT_SBE |
  409. ECC_ERROR_DETECT_MSE);
  410. } else {
  411. printf("Incorrect err_detect field\n");
  412. return 1;
  413. }
  414. ddr->err_detect = val;
  415. return 0;
  416. } else if (strcmp(argv[1], "injectdatahi") == 0) {
  417. val = simple_strtoul(argv[2], NULL, 16);
  418. ddr->data_err_inject_hi = val;
  419. return 0;
  420. } else if (strcmp(argv[1], "injectdatalo") == 0) {
  421. val = simple_strtoul(argv[2], NULL, 16);
  422. ddr->data_err_inject_lo = val;
  423. return 0;
  424. } else if (strcmp(argv[1], "injectecc") == 0) {
  425. val = simple_strtoul(argv[2], NULL, 16);
  426. if (val > 0xff) {
  427. printf("Incorrect ECC inject mask, "
  428. "should be 0x00..0xff\n");
  429. return 1;
  430. }
  431. val |= (ddr->ecc_err_inject & ~ECC_ERR_INJECT_EEIM);
  432. ddr->ecc_err_inject = val;
  433. return 0;
  434. } else if (strcmp(argv[1], "inject") == 0) {
  435. val = ddr->ecc_err_inject;
  436. if (strcmp(argv[2], "en") == 0)
  437. val |= ECC_ERR_INJECT_EIEN;
  438. else if (strcmp(argv[2], "dis") == 0)
  439. val &= ~ECC_ERR_INJECT_EIEN;
  440. else
  441. printf("Incorrect command\n");
  442. ddr->ecc_err_inject = val;
  443. __asm__ __volatile__("sync");
  444. __asm__ __volatile__("isync");
  445. return 0;
  446. } else if (strcmp(argv[1], "mirror") == 0) {
  447. val = ddr->ecc_err_inject;
  448. if (strcmp(argv[2], "en") == 0)
  449. val |= ECC_ERR_INJECT_EMB;
  450. else if (strcmp(argv[2], "dis") == 0)
  451. val &= ~ECC_ERR_INJECT_EMB;
  452. else
  453. printf("Incorrect command\n");
  454. ddr->ecc_err_inject = val;
  455. return 0;
  456. }
  457. }
  458. if (argc == 4) {
  459. if (strcmp(argv[1], "testdw") == 0) {
  460. addr = (u64 *) simple_strtoul(argv[2], NULL, 16);
  461. count = simple_strtoul(argv[3], NULL, 16);
  462. if ((u32) addr % 8) {
  463. printf("Address not alligned on "
  464. "double word boundary\n");
  465. return 1;
  466. }
  467. disable_interrupts();
  468. for (i = addr; i < addr + count; i++) {
  469. /* enable injects */
  470. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  471. __asm__ __volatile__("sync");
  472. __asm__ __volatile__("isync");
  473. /* write memory location injecting errors */
  474. ppcDWstore((u32 *) i, pattern);
  475. /* disable injects */
  476. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  477. __asm__ __volatile__("sync");
  478. __asm__ __volatile__("isync");
  479. /* read data, this generates ECC error */
  480. ppcDWload((u32 *) i, ret);
  481. /* re-initialize memory, double word write the location again,
  482. * generates new ECC code this time */
  483. ppcDWstore((u32 *) i, writeback);
  484. }
  485. enable_interrupts();
  486. return 0;
  487. }
  488. if (strcmp(argv[1], "testword") == 0) {
  489. addr = (u64 *) simple_strtoul(argv[2], NULL, 16);
  490. count = simple_strtoul(argv[3], NULL, 16);
  491. if ((u32) addr % 8) {
  492. printf("Address not alligned on "
  493. "double word boundary\n");
  494. return 1;
  495. }
  496. disable_interrupts();
  497. for (i = addr; i < addr + count; i++) {
  498. /* enable injects */
  499. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  500. __asm__ __volatile__("sync");
  501. __asm__ __volatile__("isync");
  502. /* write memory location injecting errors */
  503. *(u32 *) i = 0xfedcba98UL;
  504. __asm__ __volatile__("sync");
  505. /* sub double word write,
  506. * bus will read-modify-write,
  507. * generates ECC error */
  508. *((u32 *) i + 1) = 0x76543210UL;
  509. __asm__ __volatile__("sync");
  510. /* disable injects */
  511. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  512. __asm__ __volatile__("sync");
  513. __asm__ __volatile__("isync");
  514. /* re-initialize memory,
  515. * double word write the location again,
  516. * generates new ECC code this time */
  517. ppcDWstore((u32 *) i, writeback);
  518. }
  519. enable_interrupts();
  520. return 0;
  521. }
  522. }
  523. printf("Usage:\n%s\n", cmdtp->usage);
  524. return 1;
  525. }
  526. U_BOOT_CMD(ecc, 4, 0, do_ecc,
  527. "ecc - support for DDR ECC features\n",
  528. "status - print out status info\n"
  529. "ecc captureclear - clear capture regs data\n"
  530. "ecc sbecnt <val> - set Single-Bit Error counter\n"
  531. "ecc sbethr <val> - set Single-Bit Threshold\n"
  532. "ecc errdisable <flag> - clear/set disable Memory Error Disable, flag:\n"
  533. " [-|+]sbe - Single-Bit Error\n"
  534. " [-|+]mbe - Multiple-Bit Error\n"
  535. " [-|+]mse - Memory Select Error\n"
  536. " [-|+]all - all errors\n"
  537. "ecc errdetectclr <flag> - clear Memory Error Detect, flag:\n"
  538. " mme - Multiple Memory Errors\n"
  539. " sbe - Single-Bit Error\n"
  540. " mbe - Multiple-Bit Error\n"
  541. " mse - Memory Select Error\n"
  542. " all - all errors\n"
  543. "ecc injectdatahi <hi> - set Memory Data Path Error Injection Mask High\n"
  544. "ecc injectdatalo <lo> - set Memory Data Path Error Injection Mask Low\n"
  545. "ecc injectecc <ecc> - set ECC Error Injection Mask\n"
  546. "ecc inject <en|dis> - enable/disable error injection\n"
  547. "ecc mirror <en|dis> - enable/disable mirror byte\n"
  548. "ecc testdw <addr> <cnt> - test mem region with double word access:\n"
  549. " - enables injects\n"
  550. " - writes pattern injecting errors with double word access\n"
  551. " - disables injects\n"
  552. " - reads pattern back with double word access, generates error\n"
  553. " - re-inits memory\n"
  554. "ecc testword <addr> <cnt> - test mem region with word access:\n"
  555. " - enables injects\n"
  556. " - writes pattern injecting errors with word access\n"
  557. " - writes pattern with word access, generates error\n"
  558. " - disables injects\n" " - re-inits memory");
  559. #endif /* if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD) */