ddr-gen3.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i;
  19. volatile ccsr_ddr_t *ddr;
  20. u32 temp_sdram_cfg;
  21. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  22. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  23. u32 total_gb_size_per_controller;
  24. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  25. int csn = -1;
  26. #endif
  27. switch (ctrl_num) {
  28. case 0:
  29. ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  30. break;
  31. case 1:
  32. ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  33. break;
  34. default:
  35. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  36. return;
  37. }
  38. out_be32(&ddr->eor, regs->ddr_eor);
  39. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  40. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  41. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  42. cs_ea = regs->cs[i].bnds & 0xfff;
  43. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  44. csn = i;
  45. csn_bnds_backup = regs->cs[i].bnds;
  46. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  47. *csn_bnds_t = regs->cs[i].bnds ^ 0x0F000F00;
  48. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  49. "change it to 0x%x\n",
  50. csn, csn_bnds_backup, regs->cs[i].bnds);
  51. break;
  52. }
  53. }
  54. #endif
  55. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  56. if (i == 0) {
  57. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  58. out_be32(&ddr->cs0_config, regs->cs[i].config);
  59. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  60. } else if (i == 1) {
  61. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  62. out_be32(&ddr->cs1_config, regs->cs[i].config);
  63. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  64. } else if (i == 2) {
  65. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  66. out_be32(&ddr->cs2_config, regs->cs[i].config);
  67. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  68. } else if (i == 3) {
  69. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  70. out_be32(&ddr->cs3_config, regs->cs[i].config);
  71. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  72. }
  73. }
  74. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  75. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  76. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  77. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  78. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  79. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  80. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  81. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  82. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  83. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  84. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  85. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  86. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  87. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  88. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  89. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  90. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  91. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  92. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  93. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  94. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  95. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  96. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  97. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  98. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  99. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  100. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  101. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  102. out_be32(&ddr->err_disable, regs->err_disable);
  103. out_be32(&ddr->err_int_en, regs->err_int_en);
  104. for (i = 0; i < 32; i++)
  105. out_be32(&ddr->debug[i], regs->debug[i]);
  106. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  107. out_be32(&ddr->debug[12], 0x00000015);
  108. out_be32(&ddr->debug[21], 0x24000000);
  109. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  110. /* Set, but do not enable the memory */
  111. temp_sdram_cfg = regs->ddr_sdram_cfg;
  112. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  113. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  114. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  115. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  116. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  117. out_be32(&ddr->debug[2], 0x00000400);
  118. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  119. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  120. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  121. out_be32(&ddr->mtcr, 0);
  122. out_be32(&ddr->debug[12], 0x00000015);
  123. out_be32(&ddr->debug[21], 0x24000000);
  124. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  125. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  126. asm volatile("sync;isync");
  127. while (!(in_be32(&ddr->debug[1]) & 0x2))
  128. ;
  129. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  130. case 0x00000000:
  131. out_be32(&ddr->sdram_md_cntl,
  132. MD_CNTL_MD_EN |
  133. MD_CNTL_CS_SEL_CS0_CS1 |
  134. 0x04000000 |
  135. MD_CNTL_WRCW |
  136. MD_CNTL_MD_VALUE(0x02));
  137. break;
  138. case 0x00100000:
  139. out_be32(&ddr->sdram_md_cntl,
  140. MD_CNTL_MD_EN |
  141. MD_CNTL_CS_SEL_CS0_CS1 |
  142. 0x04000000 |
  143. MD_CNTL_WRCW |
  144. MD_CNTL_MD_VALUE(0x0a));
  145. break;
  146. case 0x00200000:
  147. out_be32(&ddr->sdram_md_cntl,
  148. MD_CNTL_MD_EN |
  149. MD_CNTL_CS_SEL_CS0_CS1 |
  150. 0x04000000 |
  151. MD_CNTL_WRCW |
  152. MD_CNTL_MD_VALUE(0x12));
  153. break;
  154. case 0x00300000:
  155. out_be32(&ddr->sdram_md_cntl,
  156. MD_CNTL_MD_EN |
  157. MD_CNTL_CS_SEL_CS0_CS1 |
  158. 0x04000000 |
  159. MD_CNTL_WRCW |
  160. MD_CNTL_MD_VALUE(0x1a));
  161. break;
  162. default:
  163. out_be32(&ddr->sdram_md_cntl,
  164. MD_CNTL_MD_EN |
  165. MD_CNTL_CS_SEL_CS0_CS1 |
  166. 0x04000000 |
  167. MD_CNTL_WRCW |
  168. MD_CNTL_MD_VALUE(0x02));
  169. printf("Unsupported RC10\n");
  170. break;
  171. }
  172. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  173. ;
  174. udelay(6);
  175. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  176. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  177. out_be32(&ddr->debug[2], 0x0);
  178. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  179. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  180. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  181. out_be32(&ddr->debug[12], 0x0);
  182. out_be32(&ddr->debug[21], 0x0);
  183. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  184. }
  185. #endif
  186. /*
  187. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  188. * when operatiing in 32-bit bus mode with 4-beat bursts,
  189. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  190. */
  191. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  192. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  193. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  194. /* set DEBUG_1[31] */
  195. setbits_be32(&ddr->debug[0], 1);
  196. }
  197. #endif
  198. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  199. /*
  200. * This is the combined workaround for DDR111 and DDR134
  201. * following the published errata for MPC8572
  202. */
  203. /* 1. Set EEBACR[3] */
  204. setbits_be32(&ecm->eebacr, 0x10000000);
  205. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  206. /* 2. Set DINIT in SDRAM_CFG_2*/
  207. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  208. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  209. in_be32(&ddr->sdram_cfg_2));
  210. /* 3. Set DEBUG_3[21] */
  211. setbits_be32(&ddr->debug[2], 0x400);
  212. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  213. #endif /* part 1 of the workaound */
  214. /*
  215. * 500 painful micro-seconds must elapse between
  216. * the DDR clock setup and the DDR config enable.
  217. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  218. * we choose the max, that is 500 us for all of case.
  219. */
  220. udelay(500);
  221. asm volatile("sync;isync");
  222. /* Let the controller go */
  223. temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  224. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  225. asm volatile("sync;isync");
  226. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  227. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  228. udelay(10000); /* throttle polling rate */
  229. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  230. /* continue this workaround */
  231. /* 4. Clear DEBUG3[21] */
  232. clrbits_be32(&ddr->debug[2], 0x400);
  233. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  234. /* DDR134 workaround starts */
  235. /* A: Clear sdram_cfg_2[odt_cfg] */
  236. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  237. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  238. in_be32(&ddr->sdram_cfg_2));
  239. /* B: Set DEBUG1[15] */
  240. setbits_be32(&ddr->debug[0], 0x10000);
  241. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  242. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  243. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  244. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  245. in_be32(&ddr->timing_cfg_2));
  246. /* D: Set D6 to 0x9f9f9f9f */
  247. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  248. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  249. /* E: Set D7 to 0x9f9f9f9f */
  250. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  251. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  252. /* F: Set D2[20] */
  253. setbits_be32(&ddr->debug[1], 0x800);
  254. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  255. /* G: Poll on D2[20] until cleared */
  256. while (in_be32(&ddr->debug[1]) & 0x800)
  257. udelay(10000); /* throttle polling rate */
  258. /* H: Clear D1[15] */
  259. clrbits_be32(&ddr->debug[0], 0x10000);
  260. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  261. /* I: Set sdram_cfg_2[odt_cfg] */
  262. setbits_be32(&ddr->sdram_cfg_2,
  263. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  264. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  265. /* Continuing with the DDR111 workaround */
  266. /* 5. Set D2[21] */
  267. setbits_be32(&ddr->debug[1], 0x400);
  268. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  269. /* 6. Poll D2[21] until its cleared */
  270. while (in_be32(&ddr->debug[1]) & 0x400)
  271. udelay(10000); /* throttle polling rate */
  272. /* 7. Wait for 400ms/GB */
  273. total_gb_size_per_controller = 0;
  274. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  275. total_gb_size_per_controller +=
  276. ((regs->cs[i].bnds & 0xFFFF) >> 6)
  277. - (regs->cs[i].bnds >> 22) + 1;
  278. }
  279. if (in_be32(&ddr->sdram_cfg) & 0x80000)
  280. total_gb_size_per_controller <<= 1;
  281. debug("Wait for %d ms\n", total_gb_size_per_controller * 400);
  282. udelay(total_gb_size_per_controller * 400000);
  283. /* 8. Set sdram_cfg_2[dinit] if options requires */
  284. setbits_be32(&ddr->sdram_cfg_2,
  285. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  286. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  287. /* 9. Poll until dinit is cleared */
  288. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  289. udelay(10000);
  290. /* 10. Clear EEBACR[3] */
  291. clrbits_be32(&ecm->eebacr, 10000000);
  292. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  293. if (csn != -1) {
  294. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  295. *csn_bnds_t = csn_bnds_backup;
  296. debug("Change cs%d_bnds back to 0x%08x\n",
  297. csn, regs->cs[csn].bnds);
  298. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  299. switch (csn) {
  300. case 0:
  301. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  302. break;
  303. case 1:
  304. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  305. break;
  306. case 2:
  307. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  308. break;
  309. case 3:
  310. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  311. break;
  312. }
  313. clrbits_be32(&ddr->sdram_cfg, 0x2);
  314. }
  315. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  316. }