mpc8220.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * include/mpc8220.h
  3. *
  4. * Prototypes, etc. for the Motorola MPC8220
  5. * embedded cpu chips
  6. *
  7. * 2004 (c) Freescale, Inc.
  8. * Author: TsiChung Liew <Tsi-Chung.Liew@freescale.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __MPC8220_H__
  29. #define __MPC8220_H__
  30. /* Processor name */
  31. #if defined(CONFIG_MPC8220)
  32. #define CPU_ID_STR "MPC8220"
  33. #endif
  34. /* Exception offsets (PowerPC standard) */
  35. #define EXC_OFF_SYS_RESET 0x0100
  36. /* Internal memory map */
  37. /* MPC8220 Internal Register MMAP */
  38. #define MMAP_MBAR (CFG_MBAR + 0x00000000) /* chip selects */
  39. #define MMAP_MEMCTL (CFG_MBAR + 0x00000100) /* sdram controller */
  40. #define MMAP_XLBARB (CFG_MBAR + 0x00000200) /* xlb arbitration control */
  41. #define MMAP_CDM (CFG_MBAR + 0x00000300) /* clock distribution module */
  42. #define MMAP_VDOPLL (CFG_MBAR + 0x00000400) /* video PLL */
  43. #define MMAP_FB (CFG_MBAR + 0x00000500) /* flex bus controller */
  44. #define MMAP_PCFG (CFG_MBAR + 0x00000600) /* port config */
  45. #define MMAP_ICTL (CFG_MBAR + 0x00000700) /* interrupt controller */
  46. #define MMAP_GPTMR (CFG_MBAR + 0x00000800) /* general purpose timers */
  47. #define MMAP_SLTMR (CFG_MBAR + 0x00000900) /* slice timers */
  48. #define MMAP_GPIO (CFG_MBAR + 0x00000A00) /* gpio module */
  49. #define MMAP_XCPCI (CFG_MBAR + 0x00000B00) /* pci controller */
  50. #define MMAP_PCIARB (CFG_MBAR + 0x00000C00) /* pci arbiter */
  51. #define MMAP_EXTDMA1 (CFG_MBAR + 0x00000D00) /* external dma1 */
  52. #define MMAP_EXTDMA2 (CFG_MBAR + 0x00000E00) /* external dma1 */
  53. #define MMAP_USBH (CFG_MBAR + 0x00001000) /* usb host */
  54. #define MMAP_CMTMR (CFG_MBAR + 0x00007f00) /* comm timers */
  55. #define MMAP_DMA (CFG_MBAR + 0x00008000) /* dma */
  56. #define MMAP_USBD (CFG_MBAR + 0x00008200) /* usb device */
  57. #define MMAP_COMMPCI (CFG_MBAR + 0x00008400) /* pci comm Bus regs */
  58. #define MMAP_1284 (CFG_MBAR + 0x00008500) /* 1284 */
  59. #define MMAP_PEV (CFG_MBAR + 0x00008600) /* print engine video */
  60. #define MMAP_PSC1 (CFG_MBAR + 0x00008800) /* psc1 block */
  61. #define MMAP_I2C (CFG_MBAR + 0x00008f00) /* i2c controller */
  62. #define MMAP_FEC1 (CFG_MBAR + 0x00009000) /* fast ethernet 1 */
  63. #define MMAP_FEC2 (CFG_MBAR + 0x00009800) /* fast ethernet 2 */
  64. #define MMAP_JBIGRAM (CFG_MBAR + 0x0000a000) /* jbig RAM */
  65. #define MMAP_JBIG (CFG_MBAR + 0x0000c000) /* jbig */
  66. #define MMAP_PDLA (CFG_MBAR + 0x00010000) /* */
  67. #define MMAP_SRAMCFG (CFG_MBAR + 0x0001ff00) /* SRAM config */
  68. #define MMAP_SRAM (CFG_MBAR + 0x00020000) /* SRAM */
  69. #define SRAM_SIZE 0x8000 /* 32 KB */
  70. /* ------------------------------------------------------------------------ */
  71. /*
  72. * Macro for Programmable Serial Channel
  73. */
  74. /* equates for mode reg. 1 for channel A or B */
  75. #define PSC_MR1_RX_RTS 0x80000000 /* receiver RTS enabled */
  76. #define PSC_MR1_RX_INT 0x40000000 /* receiver intrupt enabled */
  77. #define PSC_MR1_ERR_MODE 0x20000000 /* block error mode */
  78. #define PSC_MR1_PAR_MODE_MULTI 0x18000000 /* multi_drop mode */
  79. #define PSC_MR1_NO_PARITY 0x10000000 /* no parity mode */
  80. #define PSC_MR1_ALWAYS_0 0x08000000 /* force parity mode */
  81. #define PSC_MR1_ALWAYS_1 0x0c000000 /* force parity mode */
  82. #define PSC_MR1_EVEN_PARITY 0x00000000 /* parity mode */
  83. #define PSC_MR1_ODD_PARITY 0x04000000 /* 0 = even, 1 = odd */
  84. #define PSC_MR1_BITS_CHAR_8 0x03000000 /* 8 bits */
  85. #define PSC_MR1_BITS_CHAR_7 0x02000000 /* 7 bits */
  86. #define PSC_MR1_BITS_CHAR_6 0x01000000 /* 6 bits */
  87. #define PSC_MR1_BITS_CHAR_5 0x00000000 /* 5 bits */
  88. /* equates for mode reg. 2 for channel A or B */
  89. #define PSC_MR2_NORMAL_MODE 0x00000000 /* normal channel mode */
  90. #define PSC_MR2_AUTO_MODE 0x40000000 /* automatic channel mode */
  91. #define PSC_MR2_LOOPBACK_LOCL 0x80000000 /* local loopback channel mode */
  92. #define PSC_MR2_LOOPBACK_REMT 0xc0000000 /* remote loopback channel mode */
  93. #define PSC_MR2_TX_RTS 0x20000000 /* transmitter RTS enabled */
  94. #define PSC_MR2_TX_CTS 0x10000000 /* transmitter CTS enabled */
  95. #define PSC_MR2_STOP_BITS_2 0x0f000000 /* 2 stop bits */
  96. #define PSC_MR2_STOP_BITS_1 0x07000000 /* 1 stop bit */
  97. /* equates for status reg. A or B */
  98. #define PSC_SR_BREAK 0x80000000 /* received break */
  99. #define PSC_SR_NEOF PSC_SR_BREAK /* Next byte is EOF - MIR/FIR */
  100. #define PSC_SR_FRAMING 0x40000000 /* framing error */
  101. #define PSC_SR_PHYERR PSC_SR_FRAMING/* Physical Layer error - MIR/FIR */
  102. #define PSC_SR_PARITY 0x20000000 /* parity error */
  103. #define PSC_SR_CRCERR PSC_SR_PARITY /* CRC error */
  104. #define PSC_SR_OVERRUN 0x10000000 /* overrun error */
  105. #define PSC_SR_TXEMT 0x08000000 /* transmitter empty */
  106. #define PSC_SR_TXRDY 0x04000000 /* transmitter ready*/
  107. #define PSC_SR_FFULL 0x02000000 /* fifo full */
  108. #define PSC_SR_RXRDY 0x01000000 /* receiver ready */
  109. #define PSC_SR_DEOF 0x00800000 /* Detect EOF or RX-FIFO contain EOF */
  110. #define PSC_SR_ERR 0x00400000 /* Error Status including FIFO */
  111. /* equates for clock select reg. */
  112. #define PSC_CSRX16EXT_CLK 0x1110 /* x 16 ext_clock */
  113. #define PSC_CSRX1EXT_CLK 0x1111 /* x 1 ext_clock */
  114. /* equates for command reg. A or B */
  115. #define PSC_CR_NO_COMMAND 0x00000000 /* no command */
  116. #define PSC_CR_RST_MR_PTR_CMD 0x10000000 /* reset mr pointer command */
  117. #define PSC_CR_RST_RX_CMD 0x20000000 /* reset receiver command */
  118. #define PSC_CR_RST_TX_CMD 0x30000000 /* reset transmitter command */
  119. #define PSC_CR_RST_ERR_STS_CMD 0x40000000 /* reset error status cmnd */
  120. #define PSC_CR_RST_BRK_INT_CMD 0x50000000 /* reset break int. command */
  121. #define PSC_CR_STR_BREAK_CMD 0x60000000 /* start break command */
  122. #define PSC_CR_STP_BREAK_CMD 0x70000000 /* stop break command */
  123. #define PSC_CR_RX_ENABLE 0x01000000 /* receiver enabled */
  124. #define PSC_CR_RX_DISABLE 0x02000000 /* receiver disabled */
  125. #define PSC_CR_TX_ENABLE 0x04000000 /* transmitter enabled */
  126. #define PSC_CR_TX_DISABLE 0x08000000 /* transmitter disabled */
  127. /* equates for input port change reg. */
  128. #define PSC_IPCR_SYNC 0x80000000 /* Sync Detect */
  129. #define PSC_IPCR_D_CTS 0x10000000 /* Delta CTS */
  130. #define PSC_IPCR_CTS 0x01000000 /* CTS - current state of PSC_CTS */
  131. /* equates for auxiliary control reg. (timer and counter clock selects) */
  132. #define PSC_ACR_BRG 0x80000000 /* for 68681 compatibility
  133. baud rate gen select
  134. 0 = set 1; 1 = set 2
  135. equates are set 2 ONLY */
  136. #define PSC_ACR_TMR_EXT_CLK_16 0x70000000 /* xtnl clock divided by 16 */
  137. #define PSC_ACR_TMR_EXT_CLK 0x60000000 /* external clock */
  138. #define PSC_ACR_TMR_IP2_16 0x50000000 /* ip2 divided by 16 */
  139. #define PSC_ACR_TMR_IP2 0x40000000 /* ip2 */
  140. #define PSC_ACR_CTR_EXT_CLK_16 0x30000000 /* xtnl clock divided by 16 */
  141. #define PSC_ACR_CTR_TXCB 0x20000000 /* channel B xmitr clock */
  142. #define PSC_ACR_CTR_TXCA 0x10000000 /* channel A xmitr clock */
  143. #define PSC_ACR_CTR_IP2 0x00000000 /* ip2 */
  144. #define PSC_ACR_IEC0 0x01000000 /* interrupt enable ctrl for D_CTS */
  145. /* equates for int. status reg. */
  146. #define PSC_ISR_IPC 0x80000000 /* input port change*/
  147. #define PSC_ISR_BREAK 0x04000000 /* delta break */
  148. #define PSC_ISR_RX_RDY 0x02000000 /* receiver rdy /fifo full */
  149. #define PSC_ISR_TX_RDY 0x01000000 /* transmitter ready */
  150. #define PSC_ISR_DEOF 0x00800000 /* Detect EOF / RX-FIFO contains EOF */
  151. #define PSC_ISR_ERR 0x00400000 /* Error Status including FIFO */
  152. /* equates for int. mask reg. */
  153. #define PSC_IMR_CLEAR 0xff000000 /* Clear the imr */
  154. #define PSC_IMR_IPC 0x80000000 /* input port change*/
  155. #define PSC_IMR_BREAK 0x04000000 /* delta break */
  156. #define PSC_IMR_RX_RDY 0x02000000 /* rcvr ready / fifo full */
  157. #define PSC_IMR_TX_RDY 0x01000000 /* transmitter ready */
  158. #define PSC_IMR_DEOF 0x00800000 /* Detect EOF / RX-FIFO contains EOF */
  159. #define PSC_IMR_ERR 0x00400000 /* Error Status including FIFO */
  160. /* equates for input port reg. */
  161. #define PSC_IP_LPWRB 0x80000000 /* Low power mode in Ac97 */
  162. #define PSC_IP_TGL 0x40000000 /* test usage */
  163. #define PSC_IP_CTS 0x01000000 /* CTS */
  164. /* equates for output port bit set reg. */
  165. #define PSC_OPSET_RTS 0x01000000 /* Assert PSC_RTS output */
  166. /* equates for output port bit reset reg. */
  167. #define PSC_OPRESET_RTS 0x01000000 /* Assert PSC_RTS output */
  168. /* equates for rx FIFO number of data reg. */
  169. #define PSC_RFNUM(x) ((x&0xff)<<24)/* receive count */
  170. /* equates for tx FIFO number of data reg. */
  171. #define PSC_TFNUM(x) ((x&0xff)<<24)/* receive count */
  172. /* equates for rx FIFO status reg */
  173. #define PSC_RFSTAT_TAG(x) ((x&3)<<28) /* tag */
  174. #define PSC_RFSTAT_FRAME0 0x08 /* Frame Indicator 0 */
  175. #define PSC_RFSTAT_FRAME1 0x04 /* Frame Indicator 1 */
  176. #define PSC_RFSTAT_FRAME2 0x02 /* Frame Indicator 2 */
  177. #define PSC_RFSTAT_FRAME3 0x01 /* Frame Indicator 3 */
  178. #define PSC_RFSTAT_FRAME(x) ((x&0x0f)<<24)/* Frame indicator */
  179. #define PSC_RFSTAT_ERR 0x00400000 /* Fifo err */
  180. #define PSC_RFSTAT_UF 0x00200000 /* Underflow */
  181. #define PSC_RFSTAT_OF 0x00100000 /* overflow */
  182. #define PSC_RFSTAT_FR 0x00080000 /* frame ready */
  183. #define PSC_RFSTAT_FULL 0x00040000 /* full */
  184. #define PSC_RFSTAT_ALARM 0x00020000 /* alarm */
  185. #define PSC_RFSTAT_EMPTY 0x00010000 /* empty */
  186. /* equates for tx FIFO status reg */
  187. #define PSC_TFSTAT_TAG(x) ((x&3)<<28) /* tag */
  188. #define PSC_TFSTAT_FRAME0 0x08 /* Frame Indicator 0 */
  189. #define PSC_TFSTAT_FRAME1 0x04 /* Frame Indicator 1 */
  190. #define PSC_TFSTAT_FRAME2 0x02 /* Frame Indicator 2 */
  191. #define PSC_TFSTAT_FRAME3 0x01 /* Frame Indicator 3 */
  192. #define PSC_TFSTAT_FRAME(x) ((x&0x0f)<<24)/* Frame indicator */
  193. #define PSC_TFSTAT_ERR 0x00400000 /* Fifo err */
  194. #define PSC_TFSTAT_UF 0x00200000 /* Underflow */
  195. #define PSC_TFSTAT_OF 0x00100000 /* overflow */
  196. #define PSC_TFSTAT_FR 0x00080000 /* frame ready */
  197. #define PSC_TFSTAT_FULL 0x00040000 /* full */
  198. #define PSC_TFSTAT_ALARM 0x00020000 /* alarm */
  199. #define PSC_TFSTAT_EMPTY 0x00010000 /* empty */
  200. /* equates for rx FIFO control reg. */
  201. #define PSC_RFCNTL_WTAG(x) ((x&3)<<29) /* Write tag */
  202. #define PSC_RFCNTL_FRAME 0x08000000 /* Frame mode enable */
  203. #define PSC_RFCNTL_GR(x) ((x&7)<<24) /* Granularity */
  204. /* equates for tx FIFO control reg. */
  205. #define PSC_TFCNTL_WTAG(x) ((x&3)<<29) /* Write tag */
  206. #define PSC_TFCNTL_FRAME 0x08000000 /* Frame mode enable */
  207. #define PSC_TFCNTL_GR(x) ((x&7)<<24) /* Granularity */
  208. /* equates for rx FIFO alarm reg */
  209. #define PSC_RFALARM(x) (x&0x1ff) /* Alarm */
  210. /* equates for tx FIFO alarm reg */
  211. #define PSC_TFALARM(x) (x&0x1ff) /* Alarm */
  212. /* equates for rx FIFO read pointer */
  213. #define PSC_RFRPTR(x) (x&0x1ff) /* read pointer */
  214. /* equates for tx FIFO read pointer */
  215. #define PSC_TFRPTR(x) (x&0x1ff) /* read pointer */
  216. /* equates for rx FIFO write pointer */
  217. #define PSC_RFWPTR(x) (x&0x1ff) /* write pointer */
  218. /* equates for rx FIFO write pointer */
  219. #define PSC_TFWPTR(x) (x&0x1ff) /* write pointer */
  220. /* equates for rx FIFO last read frame pointer reg */
  221. #define PSC_RFLRFPTR(x) (x&0x1ff) /* last read frame pointer */
  222. /* equates for tx FIFO last read frame pointer reg */
  223. #define PSC_TFLRFPTR(x) (x&0x1ff) /* last read frame pointer */
  224. /* equates for rx FIFO last write frame pointer reg */
  225. #define PSC_RFLWFPTR(x) (x&0x1ff) /* last write frame pointer */
  226. /* equates for tx FIFO last write frame pointer reg */
  227. #define PSC_TFLWFPTR(x) (x&0x1ff) /* last write frame pointer */
  228. /* PCI configuration (only for PLL determination)*/
  229. #define PCI_REG_PCIGSCR (MMAP_XCPCI + 0x60) /* Global status/control register */
  230. #define PCI_REG_PCIGSCR_PCI2XLB_CLK_MASK 0x07000000
  231. #define PCI_REG_PCIGSCR_PCI2XLB_CLK_BIT 24
  232. #define PCI_REG_PCICAR (MMAP_XCPCI + 0xF8) /* Configuration Address Register */
  233. /* ------------------------------------------------------------------------ */
  234. /*
  235. * Macro for General Purpose Timer
  236. */
  237. /* Enable and Mode Select */
  238. #define GPT_OCT(x) (x & 0x3)<<4/* Output Compare Type */
  239. #define GPT_ICT(x) (x & 0x3) /* Input Capture Type */
  240. #define GPT_CTRL_WDEN 0x80 /* Watchdog Enable */
  241. #define GPT_CTRL_CE 0x10 /* Counter Enable */
  242. #define GPT_CTRL_STPCNT 0x04 /* Stop continous */
  243. #define GPT_CTRL_ODRAIN 0x02 /* Open Drain */
  244. #define GPT_CTRL_INTEN 0x01 /* Interrupt Enable */
  245. #define GPT_MODE_GPIO(x) (x & 0x3)<<4/* Gpio Mode Type */
  246. #define GPT_TMS_ICT 0x01 /* Input Capture Enable */
  247. #define GPT_TMS_OCT 0x02 /* Output Capture Enable */
  248. #define GPT_TMS_PWM 0x03 /* PWM Capture Enable */
  249. #define GPT_TMS_SGPIO 0x04 /* PWM Capture Enable */
  250. #define GPT_PWM_WIDTH(x) (x & 0xffff)
  251. /* Status */
  252. #define GPT_STA_CAPTURE(x) (x & 0xffff)/* Read of internal counter */
  253. #define GPT_OVFPIN_OVF(x) (x & 0x70) /* Internal counter roll over */
  254. #define GPT_OVFPIN_PIN 0x01 /* Input pin - Timer 0 and 1 */
  255. #define GPT_INT_TEXP 0x08 /* Timer Expired in Internal Timer mode */
  256. #define GPT_INT_PWMP 0x04 /* PWM end of period occurred */
  257. #define GPT_INT_COMP 0x02 /* OC reference event occurred */
  258. #define GPT_INT_CAPT 0x01 /* IC reference event occurred */
  259. /* ------------------------------------------------------------------------ */
  260. /*
  261. * Port configuration
  262. */
  263. #define CFG_FEC1_PORT0_CONFIG 0x00000000
  264. #define CFG_FEC1_PORT1_CONFIG 0x00000000
  265. #define CFG_1284_PORT0_CONFIG 0x00000000
  266. #define CFG_1284_PORT1_CONFIG 0x00000000
  267. #define CFG_FEC2_PORT2_CONFIG 0x00000000
  268. #define CFG_PEV_PORT2_CONFIG 0x00000000
  269. #define CFG_GP0_PORT0_CONFIG 0x00000000
  270. #define CFG_GP1_PORT2_CONFIG 0xaaaaaac0
  271. #define CFG_PSC_PORT3_CONFIG 0x00020000
  272. #define CFG_CS1_PORT3_CONFIG 0x00000000
  273. #define CFG_CS2_PORT3_CONFIG 0x10000000
  274. #define CFG_CS3_PORT3_CONFIG 0x40000000
  275. #define CFG_CS4_PORT3_CONFIG 0x00000400
  276. #define CFG_CS5_PORT3_CONFIG 0x00000200
  277. #define CFG_PCI_PORT3_CONFIG 0x01400180
  278. #define CFG_I2C_PORT3_CONFIG 0x00000000
  279. #define CFG_GP2_PORT3_CONFIG 0x000200a0
  280. /* ------------------------------------------------------------------------ */
  281. /*
  282. * DRAM configuration
  283. */
  284. /* Field definitions for the control register */
  285. #define CTL_MODE_ENABLE_SHIFT 31
  286. #define CTL_CKE_SHIFT 30
  287. #define CTL_DDR_SHIFT 29
  288. #define CTL_REFRESH_SHIFT 28
  289. #define CTL_ADDRMUX_SHIFT 24
  290. #define CTL_PRECHARGE_SHIFT 23
  291. #define CTL_DRIVE_RULE_SHIFT 22
  292. #define CTL_REFRESH_INTERVAL_SHIFT 16
  293. #define CTL_DQSOEN_SHIFT 8
  294. #define CTL_BUFFERED_SHIFT 4
  295. #define CTL_REFRESH_CMD_SHIFT 2
  296. #define CTL_PRECHARGE_CMD_SHIFT 1
  297. #define CTL_MODE_ENABLE (1<<CTL_MODE_ENABLE_SHIFT)
  298. #define CTL_CKE_HIGH (1<<CTL_CKE_SHIFT)
  299. #define CTL_DDR_MODE (1<<CTL_DDR_SHIFT)
  300. #define CTL_REFRESH_ENABLE (1<<CTL_REFRESH_SHIFT)
  301. #define CTL_ADDRMUX(value) ((value)<<CTL_ADDRMUX_SHIFT)
  302. #define CTL_A8PRECHARGE (1<<CTL_PRECHARGE_SHIFT)
  303. #define CTL_REFRESH_INTERVAL(value) ((value)<<CTL_REFRESH_INTERVAL_SHIFT)
  304. #define CTL_DQSOEN(value) ((value)<<CTL_DQSOEN_SHIFT)
  305. #define CTL_BUFFERED (1<<CTL_BUFFERED_SHIFT)
  306. #define CTL_REFRESH_CMD (1<<CTL_REFRESH_CMD_SHIFT)
  307. #define CTL_PRECHARGE_CMD (1<<CTL_PRECHARGE_CMD_SHIFT)
  308. /* Field definitions for config register 1 */
  309. #define CFG1_SRD2RWP_SHIFT 28
  310. #define CFG1_SWT2RWP_SHIFT 24
  311. #define CFG1_RLATENCY_SHIFT 20
  312. #define CFG1_ACT2WR_SHIFT 16
  313. #define CFG1_PRE2ACT_SHIFT 12
  314. #define CFG1_REF2ACT_SHIFT 8
  315. #define CFG1_WLATENCY_SHIFT 4
  316. #define CFG1_SRD2RWP(value) ((value)<<CFG1_SRD2RWP_SHIFT)
  317. #define CFG1_SWT2RWP(value) ((value)<<CFG1_SWT2RWP_SHIFT)
  318. #define CFG1_RLATENCY(value) ((value)<<CFG1_RLATENCY_SHIFT)
  319. #define CFG1_ACT2WR(value) ((value)<<CFG1_ACT2WR_SHIFT)
  320. #define CFG1_PRE2ACT(value) ((value)<<CFG1_PRE2ACT_SHIFT)
  321. #define CFG1_REF2ACT(value) ((value)<<CFG1_REF2ACT_SHIFT)
  322. #define CFG1_WLATENCY(value) ((value)<<CFG1_WLATENCY_SHIFT)
  323. /* Field definitions for config register 2 */
  324. #define CFG2_BRD2RP_SHIFT 28
  325. #define CFG2_BWT2RWP_SHIFT 24
  326. #define CFG2_BRD2WT_SHIFT 20
  327. #define CFG2_BURSTLEN_SHIFT 16
  328. #define CFG2_BRD2RP(value) ((value)<<CFG2_BRD2RP_SHIFT)
  329. #define CFG2_BWT2RWP(value) ((value)<<CFG2_BWT2RWP_SHIFT)
  330. #define CFG2_BRD2WT(value) ((value)<<CFG2_BRD2WT_SHIFT)
  331. #define CFG2_BURSTLEN(value) ((value)<<CFG2_BURSTLEN_SHIFT)
  332. /* Field definitions for the mode/extended mode register - mode
  333. * register access
  334. */
  335. #define MODE_REG_SHIFT 30
  336. #define MODE_OPMODE_SHIFT 25
  337. #define MODE_CL_SHIFT 22
  338. #define MODE_BT_SHIFT 21
  339. #define MODE_BURSTLEN_SHIFT 18
  340. #define MODE_CMD_SHIFT 16
  341. #define MODE_MODE 0
  342. #define MODE_OPMODE(value) ((value)<<MODE_OPMODE_SHIFT)
  343. #define MODE_CL(value) ((value)<<MODE_CL_SHIFT)
  344. #define MODE_BT_INTERLEAVED (1<<MODE_BT_SHIFT)
  345. #define MODE_BT_SEQUENTIAL (0<<MODE_BT_SHIFT)
  346. #define MODE_BURSTLEN(value) ((value)<<MODE_BURSTLEN_SHIFT)
  347. #define MODE_CMD (1<<MODE_CMD_SHIFT)
  348. #define MODE_BURSTLEN_8 3
  349. #define MODE_BURSTLEN_4 2
  350. #define MODE_BURSTLEN_2 1
  351. #define MODE_CL_2 2
  352. #define MODE_CL_2p5 6
  353. #define MODE_OPMODE_NORMAL 0
  354. #define MODE_OPMODE_RESETDLL 2
  355. /* Field definitions for the mode/extended mode register - extended
  356. * mode register access
  357. */
  358. #define MODE_X_DLL_SHIFT 18 /* DLL enable/disable */
  359. #define MODE_X_DS_SHIFT 19 /* Drive strength normal/reduced */
  360. #define MODE_X_QFC_SHIFT 20 /* QFC function (whatever that is) */
  361. #define MODE_X_OPMODE_SHIFT 21
  362. #define MODE_EXTENDED (1<<MODE_REG_SHIFT)
  363. #define MODE_X_DLL_ENABLE 0
  364. #define MODE_X_DLL_DISABLE (1<<MODE_X_DLL_SHIFT)
  365. #define MODE_X_DS_NORMAL 0
  366. #define MODE_X_DS_REDUCED (1<<MODE_X_DS_SHIFT)
  367. #define MODE_X_QFC_DISABLED 0
  368. #define MODE_X_OPMODE(value) ((value)<<MODE_X_OPMODE_SHIFT)
  369. #ifndef __ASSEMBLY__
  370. /*
  371. * DMA control/status registers.
  372. */
  373. struct mpc8220_dma {
  374. u32 taskBar; /* DMA + 0x00 */
  375. u32 currentPointer; /* DMA + 0x04 */
  376. u32 endPointer; /* DMA + 0x08 */
  377. u32 variablePointer;/* DMA + 0x0c */
  378. u8 IntVect1; /* DMA + 0x10 */
  379. u8 IntVect2; /* DMA + 0x11 */
  380. u16 PtdCntrl; /* DMA + 0x12 */
  381. u32 IntPend; /* DMA + 0x14 */
  382. u32 IntMask; /* DMA + 0x18 */
  383. u16 tcr_0; /* DMA + 0x1c */
  384. u16 tcr_1; /* DMA + 0x1e */
  385. u16 tcr_2; /* DMA + 0x20 */
  386. u16 tcr_3; /* DMA + 0x22 */
  387. u16 tcr_4; /* DMA + 0x24 */
  388. u16 tcr_5; /* DMA + 0x26 */
  389. u16 tcr_6; /* DMA + 0x28 */
  390. u16 tcr_7; /* DMA + 0x2a */
  391. u16 tcr_8; /* DMA + 0x2c */
  392. u16 tcr_9; /* DMA + 0x2e */
  393. u16 tcr_a; /* DMA + 0x30 */
  394. u16 tcr_b; /* DMA + 0x32 */
  395. u16 tcr_c; /* DMA + 0x34 */
  396. u16 tcr_d; /* DMA + 0x36 */
  397. u16 tcr_e; /* DMA + 0x38 */
  398. u16 tcr_f; /* DMA + 0x3a */
  399. u8 IPR0; /* DMA + 0x3c */
  400. u8 IPR1; /* DMA + 0x3d */
  401. u8 IPR2; /* DMA + 0x3e */
  402. u8 IPR3; /* DMA + 0x3f */
  403. u8 IPR4; /* DMA + 0x40 */
  404. u8 IPR5; /* DMA + 0x41 */
  405. u8 IPR6; /* DMA + 0x42 */
  406. u8 IPR7; /* DMA + 0x43 */
  407. u8 IPR8; /* DMA + 0x44 */
  408. u8 IPR9; /* DMA + 0x45 */
  409. u8 IPR10; /* DMA + 0x46 */
  410. u8 IPR11; /* DMA + 0x47 */
  411. u8 IPR12; /* DMA + 0x48 */
  412. u8 IPR13; /* DMA + 0x49 */
  413. u8 IPR14; /* DMA + 0x4a */
  414. u8 IPR15; /* DMA + 0x4b */
  415. u8 IPR16; /* DMA + 0x4c */
  416. u8 IPR17; /* DMA + 0x4d */
  417. u8 IPR18; /* DMA + 0x4e */
  418. u8 IPR19; /* DMA + 0x4f */
  419. u8 IPR20; /* DMA + 0x50 */
  420. u8 IPR21; /* DMA + 0x51 */
  421. u8 IPR22; /* DMA + 0x52 */
  422. u8 IPR23; /* DMA + 0x53 */
  423. u8 IPR24; /* DMA + 0x54 */
  424. u8 IPR25; /* DMA + 0x55 */
  425. u8 IPR26; /* DMA + 0x56 */
  426. u8 IPR27; /* DMA + 0x57 */
  427. u8 IPR28; /* DMA + 0x58 */
  428. u8 IPR29; /* DMA + 0x59 */
  429. u8 IPR30; /* DMA + 0x5a */
  430. u8 IPR31; /* DMA + 0x5b */
  431. u32 res1; /* DMA + 0x5c */
  432. u32 res2; /* DMA + 0x60 */
  433. u32 res3; /* DMA + 0x64 */
  434. u32 MDEDebug; /* DMA + 0x68 */
  435. u32 ADSDebug; /* DMA + 0x6c */
  436. u32 Value1; /* DMA + 0x70 */
  437. u32 Value2; /* DMA + 0x74 */
  438. u32 Control; /* DMA + 0x78 */
  439. u32 Status; /* DMA + 0x7c */
  440. u32 EU00; /* DMA + 0x80 */
  441. u32 EU01; /* DMA + 0x84 */
  442. u32 EU02; /* DMA + 0x88 */
  443. u32 EU03; /* DMA + 0x8c */
  444. u32 EU04; /* DMA + 0x90 */
  445. u32 EU05; /* DMA + 0x94 */
  446. u32 EU06; /* DMA + 0x98 */
  447. u32 EU07; /* DMA + 0x9c */
  448. u32 EU10; /* DMA + 0xa0 */
  449. u32 EU11; /* DMA + 0xa4 */
  450. u32 EU12; /* DMA + 0xa8 */
  451. u32 EU13; /* DMA + 0xac */
  452. u32 EU14; /* DMA + 0xb0 */
  453. u32 EU15; /* DMA + 0xb4 */
  454. u32 EU16; /* DMA + 0xb8 */
  455. u32 EU17; /* DMA + 0xbc */
  456. u32 EU20; /* DMA + 0xc0 */
  457. u32 EU21; /* DMA + 0xc4 */
  458. u32 EU22; /* DMA + 0xc8 */
  459. u32 EU23; /* DMA + 0xcc */
  460. u32 EU24; /* DMA + 0xd0 */
  461. u32 EU25; /* DMA + 0xd4 */
  462. u32 EU26; /* DMA + 0xd8 */
  463. u32 EU27; /* DMA + 0xdc */
  464. u32 EU30; /* DMA + 0xe0 */
  465. u32 EU31; /* DMA + 0xe4 */
  466. u32 EU32; /* DMA + 0xe8 */
  467. u32 EU33; /* DMA + 0xec */
  468. u32 EU34; /* DMA + 0xf0 */
  469. u32 EU35; /* DMA + 0xf4 */
  470. u32 EU36; /* DMA + 0xf8 */
  471. u32 EU37; /* DMA + 0xfc */
  472. };
  473. /*
  474. * PCI Header Registers
  475. */
  476. typedef struct mpc8220_xcpci {
  477. u32 dev_ven_id; /* 0xb00 - device/vendor ID */
  478. u32 stat_cmd_reg; /* 0xb04 - status command register */
  479. u32 class_code_rev_id; /* 0xb08 - class code / revision ID */
  480. u32 bist_htyp_lat_cshl; /* 0xb0c - BIST/HeaderType/Latency/cache line */
  481. u32 base0; /* 0xb10 - base address 0 */
  482. u32 base1; /* 0xb14 - base address 1 */
  483. u32 reserved1[4]; /* 0xb18->0xd27 - base address 2 - 5 */
  484. u32 cis; /* 0xb28 - cardBus CIS pointer */
  485. u32 sub_sys_ven_id; /* 0xb2c - sub system ID/ subsystem vendor ID */
  486. u32 reserved2; /* 0xb30 - expansion ROM base address */
  487. u32 reserved3; /* 0xb00 - reserved */
  488. u32 reserved4; /* 0xb00 - reserved */
  489. u32 mlat_mgnt_ipl; /* 0xb3c - MaxLat/MinGnt/ int pin/int line */
  490. u32 reserved5[8];
  491. /* MPC8220 specific - not accessible in PCI header space externally */
  492. u32 glb_stat_ctl; /* 0xb60 - Global Status Control */
  493. u32 target_bar0; /* 0xb64 - Target Base Address 0 */
  494. u32 target_bar1; /* 0xb68 - Target Base Address 1 */
  495. u32 target_ctrl; /* 0xb6c - Target Control */
  496. u32 init_win0; /* 0xb70 - Initiator Window 0 Base/Translation */
  497. u32 init_win1; /* 0xb74 - Initiator Window 1 Base/Translation */
  498. u32 init_win2; /* 0xb78 - Initiator Window 2 Base/Translation */
  499. u32 reserved6; /* 0xb7c - reserved */
  500. u32 init_win_cfg; /* 0xb80 */
  501. u32 init_ctrl; /* 0xb84 */
  502. u32 init_stat; /* 0xb88 */
  503. u32 reserved7[27];
  504. u32 cfg_adr; /* 0xbf8 */
  505. u32 reserved8;
  506. } mpc8220_xcpci_t;
  507. /* PCI->XLB space translation (MPC8220 target), reg0 can address max 256MB,
  508. reg1 - 1GB */
  509. #define PCI_BASE_ADDR_REG0 0x40000000
  510. #define PCI_BASE_ADDR_REG1 (CFG_SDRAM_BASE)
  511. #define PCI_TARGET_BASE_ADDR_REG0 (CFG_MBAR)
  512. #define PCI_TARGET_BASE_ADDR_REG1 (CFG_SDRAM_BASE)
  513. #define PCI_TARGET_BASE_ADDR_EN 1<<0
  514. /* PCI Global Status/Control Register (PCIGSCR) */
  515. #define PCI_GLB_STAT_CTRL_PE_SHIFT 29
  516. #define PCI_GLB_STAT_CTRL_SE_SHIFT 28
  517. #define PCI_GLB_STAT_CTRL_XLB_TO_PCI_CLK_SHIFT 24
  518. #define PCI_GLB_STAT_CTRL_XLB_TO_PCI_CLK_MASK 0x7
  519. #define PCI_GLB_STAT_CTRL_IPG_TO_PCI_CLK_SHIFT 16
  520. #define PCI_GLB_STAT_CTRL_IPG_TO_PCI_CLK_MASK 0x7
  521. #define PCI_GLB_STAT_CTRL_PEE_SHIFT 13
  522. #define PCI_GLB_STAT_CTRL_SEE_SHIFT 12
  523. #define PCI_GLB_STAT_CTRL_PR_SHIFT 0
  524. #define PCI_GLB_STAT_CTRL_PE (1<<PCI_GLB_STAT_CTRL_PE_SHIFT)
  525. #define PCI_GLB_STAT_CTRL_SE (1<<PCI_GLB_STAT_CTRL_SE_SHIFT)
  526. #define PCI_GLB_STAT_CTRL_PEE (1<<PCI_GLB_STAT_CTRL_PEE_SHIFT)
  527. #define PCI_GLB_STAT_CTRL_SEE (1<<PCI_GLB_STAT_CTRL_SEE_SHIFT)
  528. #define PCI_GLB_STAT_CTRL_PR (1<<PCI_GLB_STAT_CTRL_PR_SHIFT)
  529. /* PCI Target Control Register (PCITCR) */
  530. #define PCI_TARGET_CTRL_LD_SHIFT 24
  531. #define PCI_TARGET_CTRL_P_SHIFT 16
  532. #define PCI_TARGET_CTRL_LD (1<<PCI_TARGET_CTRL_LD_SHIFT)
  533. #define PCI_TARGET_CTRL_P (1<<PCI_TARGET_CTRL_P_SHIFT)
  534. /* PCI Initiator Window Configuration Register (PCIIWCR) */
  535. #define PCI_INIT_WIN_CFG_WIN0_CTRL_IO_SHIFT 27
  536. #define PCI_INIT_WIN_CFG_WIN0_CTRL_PRC_SHIFT 25
  537. #define PCI_INIT_WIN_CFG_WIN0_CTRL_PRC_MASK 0x3
  538. #define PCI_INIT_WIN_CFG_WIN0_CTRL_EN_SHIFT 24
  539. #define PCI_INIT_WIN_CFG_WIN1_CTRL_IO_SHIFT 19
  540. #define PCI_INIT_WIN_CFG_WIN1_CTRL_PRC_SHIFT 17
  541. #define PCI_INIT_WIN_CFG_WIN1_CTRL_PRC_MASK 0x3
  542. #define PCI_INIT_WIN_CFG_WIN1_CTRL_EN_SHIFT 16
  543. #define PCI_INIT_WIN_CFG_WIN2_CTRL_IO_SHIFT 11
  544. #define PCI_INIT_WIN_CFG_WIN2_CTRL_PRC_SHIFT 9
  545. #define PCI_INIT_WIN_CFG_WIN2_CTRL_PRC_MASK 0x3
  546. #define PCI_INIT_WIN_CFG_WIN2_CTRL_EN_SHIFT 8
  547. #define PCI_INIT_WIN_CFG_WIN_MEM_READ 0x0
  548. #define PCI_INIT_WIN_CFG_WIN_MEM_READ_LINE 0x1
  549. #define PCI_INIT_WIN_CFG_WIN_MEM_READ_MULTIPLE 0x2
  550. #define PCI_INIT_WIN_CFG_WIN0_CTRL_IO (1<<PCI_INIT_WIN_CFG_WIN0_CTRL_IO_SHIFT)
  551. #define PCI_INIT_WIN_CFG_WIN0_CTRL_EN (1<<PCI_INIT_WIN_CFG_WIN0_CTRL_EN_SHIFT)
  552. #define PCI_INIT_WIN_CFG_WIN1_CTRL_IO (1<<PCI_INIT_WIN_CFG_WIN1_CTRL_IO_SHIFT)
  553. #define PCI_INIT_WIN_CFG_WIN1_CTRL_EN (1<<PCI_INIT_WIN_CFG_WIN1_CTRL_EN_SHIFT)
  554. #define PCI_INIT_WIN_CFG_WIN2_CTRL_IO (1<<PCI_INIT_WIN_CFG_WIN2_CTRL_IO_SHIFT)
  555. #define PCI_INIT_WIN_CFG_WIN2_CTRL_EN (1<<PCI_INIT_WIN_CFG_WIN2_CTRL_EN_SHIFT)
  556. /* PCI Initiator Control Register (PCIICR) */
  557. #define PCI_INIT_CTRL_REE_SHIFT 26
  558. #define PCI_INIT_CTRL_IAE_SHIFT 25
  559. #define PCI_INIT_CTRL_TAE_SHIFT 24
  560. #define PCI_INIT_CTRL_MAX_RETRIES_SHIFT 0
  561. #define PCI_INIT_CTRL_MAX_RETRIES_MASK 0xff
  562. #define PCI_INIT_CTRL_REE (1<<PCI_INIT_CTRL_REE_SHIFT)
  563. #define PCI_INIT_CTRL_IAE (1<<PCI_INIT_CTRL_IAE_SHIFT)
  564. #define PCI_INIT_CTRL_TAE (1<<PCI_INIT_CTRL_TAE_SHIFT)
  565. /* PCI Status/Command Register (PCISCR) - PCI Dword 1 */
  566. #define PCI_STAT_CMD_PE_SHIFT 31
  567. #define PCI_STAT_CMD_SE_SHIFT 30
  568. #define PCI_STAT_CMD_MA_SHIFT 29
  569. #define PCI_STAT_CMD_TR_SHIFT 28
  570. #define PCI_STAT_CMD_TS_SHIFT 27
  571. #define PCI_STAT_CMD_DT_SHIFT 25
  572. #define PCI_STAT_CMD_DT_MASK 0x3
  573. #define PCI_STAT_CMD_DP_SHIFT 24
  574. #define PCI_STAT_CMD_FC_SHIFT 23
  575. #define PCI_STAT_CMD_R_SHIFT 22
  576. #define PCI_STAT_CMD_66M_SHIFT 21
  577. #define PCI_STAT_CMD_C_SHIFT 20
  578. #define PCI_STAT_CMD_F_SHIFT 9
  579. #define PCI_STAT_CMD_S_SHIFT 8
  580. #define PCI_STAT_CMD_ST_SHIFT 7
  581. #define PCI_STAT_CMD_PER_SHIFT 6
  582. #define PCI_STAT_CMD_V_SHIFT 5
  583. #define PCI_STAT_CMD_MW_SHIFT 4
  584. #define PCI_STAT_CMD_SP_SHIFT 3
  585. #define PCI_STAT_CMD_B_SHIFT 2
  586. #define PCI_STAT_CMD_M_SHIFT 1
  587. #define PCI_STAT_CMD_IO_SHIFT 0
  588. #define PCI_STAT_CMD_PE (1<<PCI_STAT_CMD_PE_SHIFT)
  589. #define PCI_STAT_CMD_SE (1<<PCI_STAT_CMD_SE_SHIFT)
  590. #define PCI_STAT_CMD_MA (1<<PCI_STAT_CMD_MA_SHIFT)
  591. #define PCI_STAT_CMD_TR (1<<PCI_STAT_CMD_TR_SHIFT)
  592. #define PCI_STAT_CMD_TS (1<<PCI_STAT_CMD_TS_SHIFT)
  593. #define PCI_STAT_CMD_DP (1<<PCI_STAT_CMD_DP_SHIFT)
  594. #define PCI_STAT_CMD_FC (1<<PCI_STAT_CMD_FC_SHIFT)
  595. #define PCI_STAT_CMD_R (1<<PCI_STAT_CMD_R_SHIFT)
  596. #define PCI_STAT_CMD_66M (1<<PCI_STAT_CMD_66M_SHIFT)
  597. #define PCI_STAT_CMD_C (1<<PCI_STAT_CMD_C_SHIFT)
  598. #define PCI_STAT_CMD_F (1<<PCI_STAT_CMD_F_SHIFT)
  599. #define PCI_STAT_CMD_S (1<<PCI_STAT_CMD_S_SHIFT)
  600. #define PCI_STAT_CMD_ST (1<<PCI_STAT_CMD_ST_SHIFT)
  601. #define PCI_STAT_CMD_PER (1<<PCI_STAT_CMD_PER_SHIFT)
  602. #define PCI_STAT_CMD_V (1<<PCI_STAT_CMD_V_SHIFT)
  603. #define PCI_STAT_CMD_MW (1<<PCI_STAT_CMD_MW_SHIFT)
  604. #define PCI_STAT_CMD_SP (1<<PCI_STAT_CMD_SP_SHIFT)
  605. #define PCI_STAT_CMD_B (1<<PCI_STAT_CMD_B_SHIFT)
  606. #define PCI_STAT_CMD_M (1<<PCI_STAT_CMD_M_SHIFT)
  607. #define PCI_STAT_CMD_IO (1<<PCI_STAT_CMD_IO_SHIFT)
  608. /* PCI Configuration 1 Register (PCICR1) - PCI Dword 3 */
  609. #define PCI_CFG1_HT_SHIFT 16
  610. #define PCI_CFG1_HT_MASK 0xff
  611. #define PCI_CFG1_LT_SHIFT 8
  612. #define PCI_CFG1_LT_MASK 0xff
  613. #define PCI_CFG1_CLS_SHIFT 0
  614. #define PCI_CFG1_CLS_MASK 0xf
  615. /* function prototypes */
  616. void loadtask(int basetask, int tasks);
  617. u32 dramSetup(void);
  618. #if defined(CONFIG_PSC_CONSOLE)
  619. int psc_serial_init (void);
  620. void psc_serial_putc(const char c);
  621. void psc_serial_puts (const char *s);
  622. int psc_serial_getc(void);
  623. int psc_serial_tstc(void);
  624. void psc_serial_setbrg(void);
  625. #endif
  626. #if defined (CONFIG_EXTUART_CONSOLE)
  627. int ext_serial_init (void);
  628. void ext_serial_putc(const char c);
  629. void ext_serial_puts (const char *s);
  630. int ext_serial_getc(void);
  631. int ext_serial_tstc(void);
  632. void ext_serial_setbrg(void);
  633. #endif
  634. #endif /* __ASSEMBLY__ */
  635. #endif /* __MPC8220_H__ */