sorcery.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * (C) Copyright 2004
  3. * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8220 1
  30. #define CONFIG_SORCERY 1 /* Sorcery board */
  31. /* Input clock running at 60Mhz, read Hid1 for the CPU multiplier to
  32. determine the CPU speed. */
  33. #define CFG_MPC8220_CLKIN 60000000 /* ... running at 60MHz */
  34. #define CFG_MPC8220_SYSPLL_VCO_MULTIPLIER 8 /* VCO multiplier can't be read from any register */
  35. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  36. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  37. #define CFG_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
  38. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  39. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  40. #endif
  41. /*
  42. * Serial console configuration
  43. */
  44. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC */
  45. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  46. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  47. /* PCI */
  48. #define CONFIG_PCI 1
  49. #define CONFIG_PCI_PNP 1
  50. #define CONFIG_PCI_MEM_BUS 0x80000000
  51. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  52. #define CONFIG_PCI_MEM_SIZE 0x10000000
  53. #define CONFIG_PCI_IO_BUS 0x71000000
  54. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  55. #define CONFIG_PCI_IO_SIZE 0x01000000
  56. #define CONFIG_PCI_CFG_BUS 0x70000000
  57. #define CONFIG_PCI_CFG_PHYS CONFIG_PCI_CFG_BUS
  58. #define CONFIG_PCI_CFG_SIZE 0x01000000
  59. /*
  60. * Supported commands
  61. */
  62. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  63. CFG_CMD_BOOTD | \
  64. CFG_CMD_CACHE | \
  65. CFG_CMD_DHCP | \
  66. CFG_CMD_DIAG | \
  67. CFG_CMD_ELF | \
  68. CFG_CMD_I2C | \
  69. CFG_CMD_NET | \
  70. CFG_CMD_NFS | \
  71. CFG_CMD_PCI | \
  72. CFG_CMD_PING | \
  73. CFG_CMD_REGINFO | \
  74. CFG_CMD_SDRAM | \
  75. CFG_CMD_SNTP | \
  76. 0)
  77. /* CFG_CMD_MII | \ */
  78. /* CFG_CMD_USB | \ */
  79. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  80. #include <cmd_confdefs.h>
  81. /*
  82. * Default Environment
  83. */
  84. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  85. #define CONFIG_HOSTNAME sorcery
  86. #define CONFIG_PREBOOT "echo;" \
  87. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  88. "echo"
  89. #undef CONFIG_BOOTARGS
  90. #define CONFIG_EXTRA_ENV_SETTINGS \
  91. "netdev=eth0\0" \
  92. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  93. "nfsroot=$serverip:$rootpath\0" \
  94. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  95. "addip=setenv bootargs $bootargs " \
  96. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  97. ":$hostname:$netdev:off panic=1\0" \
  98. "flash_nfs=run nfsargs addip;" \
  99. "bootm $kernel_addr\0" \
  100. "flash_self=run ramargs addip;" \
  101. "bootm $kernel_addr $ramdisk_addr\0" \
  102. "net_nfs=tftp 200000 $bootfile;run nfsargs addip;bootm\0" \
  103. "rootpath=/opt/eldk/ppc_82xx\0" \
  104. "bootfile=/tftpboot/sorcery/uImage\0" \
  105. "kernel_addr=FFE00000\0" \
  106. "ramdisk_addr=FFB00000\0" \
  107. ""
  108. #define CONFIG_BOOTCOMMAND "run flash_self"
  109. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  110. #define CONFIG_NET_MULTI
  111. #define CONFIG_EEPRO100
  112. /*
  113. * I2C configuration
  114. */
  115. #define CONFIG_HARD_I2C 1
  116. #define CFG_I2C_MODULE 1
  117. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  118. #define CFG_I2C_SLAVE 0x7F
  119. /* Use the HUSH parser */
  120. #define CFG_HUSH_PARSER
  121. #ifdef CFG_HUSH_PARSER
  122. #define CFG_PROMPT_HUSH_PS2 "> "
  123. #endif
  124. /*
  125. * Flexbus Chipselect configuration
  126. * Beware: Some CS# seem to be mandatory (if these CS# are not set,
  127. * board can hang-up in unpredictable place).
  128. * Sorcery_Memory_Map v0.3 is possibly wrong with CPLD CS#
  129. */
  130. /* Flash */
  131. #define CFG_CS0_BASE 0xf800
  132. #define CFG_CS0_MASK 0x08000000 /* 128 MB (two chips) */
  133. #define CFG_CS0_CTRL 0x001019c0
  134. /* NVM */
  135. #define CFG_CS1_BASE 0xf7e8
  136. #define CFG_CS1_MASK 0x00040000 /* 256K */
  137. #define CFG_CS1_CTRL 0x00101940 /* 8bit port size */
  138. /* Atlas2 + Gemini */
  139. #define CFG_CS2_BASE 0xf7e7
  140. #define CFG_CS2_MASK 0x00010000 /* 64K*/
  141. #define CFG_CS2_CTRL 0x001011c0 /* 16bit port size */
  142. /* CAN Controller */
  143. #define CFG_CS3_BASE 0xf7e6
  144. #define CFG_CS3_MASK 0x00010000 /* 64K */
  145. #define CFG_CS3_CTRL 0x00102140 /* 8Bit port size */
  146. /* Foreign interface */
  147. #define CFG_CS4_BASE 0xf7e5
  148. #define CFG_CS4_MASK 0x00010000 /* 64K */
  149. #define CFG_CS4_CTRL 0x00101dc0 /* 16bit port size */
  150. /* CPLD */
  151. #define CFG_CS5_BASE 0xf7e4
  152. #define CFG_CS5_MASK 0x00010000 /* 64K */
  153. #define CFG_CS5_CTRL 0x001000c0 /* 16bit port size */
  154. #define CFG_FLASH0_BASE (CFG_CS0_BASE << 16)
  155. #define CFG_FLASH_BASE (CFG_FLASH0_BASE)
  156. #define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
  157. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  158. #define CFG_FLASH_CFI_DRIVER
  159. #define CFG_FLASH_CFI
  160. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, \
  161. CFG_FLASH_BASE+0x04000000 } /* two banks */
  162. /*
  163. * Environment settings
  164. */
  165. #define CFG_ENV_IS_IN_FLASH 1
  166. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x8000000 - 0x40000)
  167. #define CFG_ENV_SIZE 0x4000 /* 16K */
  168. #define CFG_ENV_SECT_SIZE 0x20000
  169. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + 0x20000)
  170. #define CFG_ENV_SIZE_REDUND CFG_ENV_SIZE
  171. #define CONFIG_ENV_OVERWRITE 1
  172. #if defined CFG_ENV_IS_IN_FLASH
  173. #undef CFG_ENV_IS_IN_NVRAM
  174. #undef CFG_ENV_IS_IN_EEPROM
  175. #elif defined CFG_ENV_IS_IN_NVRAM
  176. #undef CFG_ENV_IS_IN_FLASH
  177. #undef CFG_ENV_IS_IN_EEPROM
  178. #elif defined CFG_ENV_IS_IN_EEPROM
  179. #undef CFG_ENV_IS_IN_NVRAM
  180. #undef CFG_ENV_IS_IN_FLASH
  181. #endif
  182. /*
  183. * Memory map
  184. */
  185. #define CFG_MBAR 0xF0000000
  186. #define CFG_SDRAM_BASE 0x00000000
  187. #define CFG_DEFAULT_MBAR 0x80000000
  188. #define CFG_SRAM_BASE (CFG_MBAR + 0x20000)
  189. #define CFG_SRAM_SIZE 0x8000
  190. /* Use SRAM until RAM will be available */
  191. #define CFG_INIT_RAM_ADDR (CFG_MBAR + 0x20000)
  192. #define CFG_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
  193. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  194. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  195. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  196. #define CFG_MONITOR_BASE TEXT_BASE
  197. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  198. # define CFG_RAMBOOT 1
  199. #endif
  200. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  201. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  202. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  203. /* SDRAM configuration (for SPD) */
  204. #define CFG_SDRAM_TOTAL_BANKS 1
  205. #define CFG_SDRAM_SPD_I2C_ADDR 0x50 /* 7bit */
  206. #define CFG_SDRAM_SPD_SIZE 0x100
  207. #define CFG_SDRAM_CAS_LATENCY 5 /* (CL=2.5)x2 */
  208. /* SDRAM drive strength register (for SSTL_2 class II)*/
  209. #define CFG_SDRAM_DRIVE_STRENGTH ((DRIVE_STRENGTH_HIGH << SDRAMDS_SBE_SHIFT) | \
  210. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBC_SHIFT) | \
  211. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBA_SHIFT) | \
  212. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBS_SHIFT) | \
  213. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBD_SHIFT))
  214. /*
  215. * Ethernet configuration
  216. */
  217. #define CONFIG_MPC8220_FEC 1
  218. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  219. #define CONFIG_PHY_ADDR 0x1F
  220. /*
  221. * Miscellaneous configurable options
  222. */
  223. #define CFG_LONGHELP /* undef to save memory */
  224. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  225. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  226. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  227. #else
  228. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  229. #endif
  230. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  231. #define CFG_MAXARGS 16 /* max number of command args */
  232. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  233. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  234. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  235. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  236. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  237. /*
  238. * Various low-level settings
  239. */
  240. #define CFG_HID0_INIT 0
  241. #define CFG_HID0_FINAL 0
  242. /*
  243. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  244. #define CFG_HID0_FINAL HID0_ICE
  245. */
  246. #endif /* __CONFIG_H */