Alaska8220.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2004
  3. * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8220 1
  30. #define CONFIG_ALASKA8220 1 /* ... on Alaska board */
  31. /* Input clock running at 30Mhz, read Hid1 for the CPU multiplier to
  32. determine the CPU speed. */
  33. #define CFG_MPC8220_CLKIN 30000000/* ... running at 30MHz */
  34. #define CFG_MPC8220_SYSPLL_VCO_MULTIPLIER 16 /* VCO multiplier can't be read from any register */
  35. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  36. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  37. #define CFG_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
  38. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  39. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  40. #endif
  41. /*
  42. * Serial console configuration
  43. */
  44. /* Define this for PSC console
  45. #define CONFIG_PSC_CONSOLE 1
  46. */
  47. #define CONFIG_EXTUART_CONSOLE 1
  48. #ifdef CONFIG_EXTUART_CONSOLE
  49. # define CONFIG_CONS_INDEX 1
  50. # define CFG_NS16550_SERIAL
  51. # define CFG_NS16550
  52. # define CFG_NS16550_REG_SIZE 1
  53. # define CFG_NS16550_COM1 (CFG_CPLD_BASE + 0x1008)
  54. # define CFG_NS16550_CLK 18432000
  55. #endif
  56. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  57. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  58. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  59. /*
  60. * Supported commands
  61. */
  62. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  63. CFG_CMD_BOOTD | \
  64. CFG_CMD_CACHE | \
  65. CFG_CMD_DHCP | \
  66. CFG_CMD_DIAG | \
  67. CFG_CMD_EEPROM | \
  68. CFG_CMD_ELF | \
  69. CFG_CMD_I2C | \
  70. CFG_CMD_NET | \
  71. CFG_CMD_NFS | \
  72. CFG_CMD_PCI | \
  73. CFG_CMD_PING | \
  74. CFG_CMD_REGINFO | \
  75. CFG_CMD_SDRAM | \
  76. CFG_CMD_SNTP )
  77. #define CONFIG_NET_MULTI
  78. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  79. #include <cmd_confdefs.h>
  80. /*
  81. * Autobooting
  82. */
  83. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  84. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  85. #define CONFIG_ETHADDR 00:e0:0c:bc:e0:60
  86. #define CONFIG_HAS_ETH1
  87. #define CONFIG_ETH1ADDR 00:e0:0c:bc:e0:61
  88. #define CONFIG_IPADDR 192.162.1.2
  89. #define CONFIG_NETMASK 255.255.255.0
  90. #define CONFIG_SERVERIP 192.162.1.1
  91. #define CONFIG_GATEWAYIP 192.162.1.1
  92. #define CONFIG_HOSTNAME Alaska
  93. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  94. /*
  95. * I2C configuration
  96. */
  97. #define CONFIG_HARD_I2C 1
  98. #define CFG_I2C_MODULE 1
  99. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  100. #define CFG_I2C_SLAVE 0x7F
  101. /*
  102. * EEPROM configuration
  103. */
  104. #define CFG_I2C_EEPROM_ADDR 0x52 /* 1011000xb */
  105. #define CFG_I2C_EEPROM_ADDR_LEN 1
  106. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  107. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  108. /*
  109. #define CFG_ENV_IS_IN_EEPROM 1
  110. #define CFG_ENV_OFFSET 0
  111. #define CFG_ENV_SIZE 256
  112. */
  113. /* If CFG_AMD_BOOT is defined, the the system will boot from AMD.
  114. else undefined it will boot from Intel Strata flash */
  115. #define CFG_AMD_BOOT 1
  116. /*
  117. * Flexbus Chipselect configuration
  118. */
  119. #if defined (CFG_AMD_BOOT)
  120. #define CFG_CS0_BASE 0xfff0
  121. #define CFG_CS0_MASK 0x00080000 /* 512 KB */
  122. #define CFG_CS0_CTRL 0x003f0d40
  123. #define CFG_CS1_BASE 0xfe00
  124. #define CFG_CS1_MASK 0x01000000 /* 16 MB */
  125. #define CFG_CS1_CTRL 0x003f1540
  126. #else
  127. #define CFG_CS0_BASE 0xff00
  128. #define CFG_CS0_MASK 0x01000000 /* 16 MB */
  129. #define CFG_CS0_CTRL 0x003f1540
  130. #define CFG_CS1_BASE 0xfe08
  131. #define CFG_CS1_MASK 0x00080000 /* 512 KB */
  132. #define CFG_CS1_CTRL 0x003f0d40
  133. #endif
  134. #define CFG_CS2_BASE 0xf100
  135. #define CFG_CS2_MASK 0x00040000
  136. #define CFG_CS2_CTRL 0x003f1140
  137. #define CFG_CS3_BASE 0xf200
  138. #define CFG_CS3_MASK 0x00040000
  139. #define CFG_CS3_CTRL 0x003f1100
  140. #define CFG_FLASH0_BASE (CFG_CS0_BASE << 16)
  141. #define CFG_FLASH1_BASE (CFG_CS1_BASE << 16)
  142. #if defined (CFG_AMD_BOOT)
  143. #define CFG_AMD_BASE CFG_FLASH0_BASE
  144. #define CFG_INTEL_BASE CFG_FLASH1_BASE + 0xf00000
  145. #define CFG_FLASH_BASE CFG_AMD_BASE
  146. #else
  147. #define CFG_INTEL_BASE CFG_FLASH0_BASE + 0xf00000
  148. #define CFG_AMD_BASE CFG_FLASH1_BASE
  149. #define CFG_FLASH_BASE CFG_INTEL_BASE
  150. #endif
  151. #define CFG_CPLD_BASE (CFG_CS2_BASE << 16)
  152. #define CFG_FPGA_BASE (CFG_CS3_BASE << 16)
  153. #define CFG_MAX_FLASH_BANKS 4 /* max num of memory banks */
  154. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  155. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  156. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  157. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  158. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  159. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  160. #define PHYS_AMD_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
  161. #define PHYS_INTEL_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */
  162. #define CFG_FLASH_CHECKSUM
  163. /*
  164. * Environment settings
  165. */
  166. #define CFG_ENV_IS_IN_FLASH 1
  167. #if defined (CFG_AMD_BOOT)
  168. #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_AMD_SECT_SIZE)
  169. #define CFG_ENV_SIZE PHYS_AMD_SECT_SIZE
  170. #define CFG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE
  171. #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_INTEL_SECT_SIZE)
  172. #define CFG_ENV1_SIZE PHYS_INTEL_SECT_SIZE
  173. #define CFG_ENV1_SECT_SIZE PHYS_INTEL_SECT_SIZE
  174. #else
  175. #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_INTEL_SECT_SIZE)
  176. #define CFG_ENV_SIZE PHYS_INTEL_SECT_SIZE
  177. #define CFG_ENV_SECT_SIZE PHYS_INTEL_SECT_SIZE
  178. #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_AMD_SECT_SIZE)
  179. #define CFG_ENV1_SIZE PHYS_AMD_SECT_SIZE
  180. #define CFG_ENV1_SECT_SIZE PHYS_AMD_SECT_SIZE
  181. #endif
  182. #define CONFIG_ENV_OVERWRITE 1
  183. #if defined CFG_ENV_IS_IN_FLASH
  184. #undef CFG_ENV_IS_IN_NVRAM
  185. #undef CFG_ENV_IS_IN_EEPROM
  186. #elif defined CFG_ENV_IS_IN_NVRAM
  187. #undef CFG_ENV_IS_IN_FLASH
  188. #undef CFG_ENV_IS_IN_EEPROM
  189. #elif defined CFG_ENV_IS_IN_EEPROM
  190. #undef CFG_ENV_IS_IN_NVRAM
  191. #undef CFG_ENV_IS_IN_FLASH
  192. #endif
  193. #ifndef CFG_JFFS2_FIRST_SECTOR
  194. #define CFG_JFFS2_FIRST_SECTOR 0
  195. #endif
  196. #ifndef CFG_JFFS2_FIRST_BANK
  197. #define CFG_JFFS2_FIRST_BANK 0
  198. #endif
  199. #ifndef CFG_JFFS2_NUM_BANKS
  200. #define CFG_JFFS2_NUM_BANKS 1
  201. #endif
  202. #define CFG_JFFS2_LAST_BANK (CFG_JFFS2_FIRST_BANK + CFG_JFFS2_NUM_BANKS - 1)
  203. /*
  204. * Memory map
  205. */
  206. #define CFG_MBAR 0xF0000000
  207. #define CFG_SDRAM_BASE 0x00000000
  208. #define CFG_DEFAULT_MBAR 0x80000000
  209. #define CFG_SRAM_BASE (CFG_MBAR + 0x20000)
  210. #define CFG_SRAM_SIZE 0x8000
  211. /* Use SRAM until RAM will be available */
  212. #define CFG_INIT_RAM_ADDR (CFG_MBAR + 0x20000)
  213. #define CFG_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
  214. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  215. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  216. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  217. #define CFG_MONITOR_BASE TEXT_BASE
  218. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  219. # define CFG_RAMBOOT 1
  220. #endif
  221. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  222. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  223. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  224. /* SDRAM configuration */
  225. #define CFG_SDRAM_TOTAL_BANKS 2
  226. #define CFG_SDRAM_SPD_I2C_ADDR 0x51 /* 7bit */
  227. #define CFG_SDRAM_SPD_SIZE 0x40
  228. #define CFG_SDRAM_CAS_LATENCY 4 /* (CL=2)x2 */
  229. /* SDRAM drive strength register */
  230. #define CFG_SDRAM_DRIVE_STRENGTH ((DRIVE_STRENGTH_LOW << SDRAMDS_SBE_SHIFT) | \
  231. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBC_SHIFT) | \
  232. (DRIVE_STRENGTH_LOW << SDRAMDS_SBA_SHIFT) | \
  233. (DRIVE_STRENGTH_OFF << SDRAMDS_SBS_SHIFT) | \
  234. (DRIVE_STRENGTH_LOW << SDRAMDS_SBD_SHIFT))
  235. /*
  236. * Ethernet configuration
  237. */
  238. #define CONFIG_MPC8220_FEC 1
  239. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  240. #define CONFIG_PHY_ADDR 0x18
  241. /*
  242. * Miscellaneous configurable options
  243. */
  244. #define CFG_LONGHELP /* undef to save memory */
  245. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  246. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  247. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  248. #else
  249. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  250. #endif
  251. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  252. #define CFG_MAXARGS 16 /* max number of command args */
  253. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  254. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  255. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  256. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  257. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  258. /*
  259. * Various low-level settings
  260. */
  261. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  262. #define CFG_HID0_FINAL HID0_ICE
  263. #endif /* __CONFIG_H */