cpu_init.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * cpu_init.c - low level cpu init
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <mpc86xx.h>
  30. #include <asm/mmu.h>
  31. #include <asm/fsl_law.h>
  32. #include <asm/mp.h>
  33. void setup_bats(void);
  34. DECLARE_GLOBAL_DATA_PTR;
  35. /*
  36. * Breathe some life into the CPU...
  37. *
  38. * Set up the memory map
  39. * initialize a bunch of registers
  40. */
  41. void cpu_init_f(void)
  42. {
  43. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  44. volatile ccsr_lbc_t *memctl = &immap->im_lbc;
  45. /* Pointer is writable since we allocated a register for it */
  46. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  47. /* Clear initial global data */
  48. memset ((void *) gd, 0, sizeof (gd_t));
  49. #ifdef CONFIG_FSL_LAW
  50. init_laws();
  51. #endif
  52. setup_bats();
  53. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  54. * addresses - these have to be modified later when FLASH size
  55. * has been determined
  56. */
  57. #if defined(CONFIG_SYS_OR0_REMAP)
  58. memctl->or0 = CONFIG_SYS_OR0_REMAP;
  59. #endif
  60. #if defined(CONFIG_SYS_OR1_REMAP)
  61. memctl->or1 = CONFIG_SYS_OR1_REMAP;
  62. #endif
  63. /* now restrict to preliminary range */
  64. #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
  65. memctl->br0 = CONFIG_SYS_BR0_PRELIM;
  66. memctl->or0 = CONFIG_SYS_OR0_PRELIM;
  67. #endif
  68. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  69. memctl->or1 = CONFIG_SYS_OR1_PRELIM;
  70. memctl->br1 = CONFIG_SYS_BR1_PRELIM;
  71. #endif
  72. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  73. memctl->or2 = CONFIG_SYS_OR2_PRELIM;
  74. memctl->br2 = CONFIG_SYS_BR2_PRELIM;
  75. #endif
  76. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  77. memctl->or3 = CONFIG_SYS_OR3_PRELIM;
  78. memctl->br3 = CONFIG_SYS_BR3_PRELIM;
  79. #endif
  80. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  81. memctl->or4 = CONFIG_SYS_OR4_PRELIM;
  82. memctl->br4 = CONFIG_SYS_BR4_PRELIM;
  83. #endif
  84. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  85. memctl->or5 = CONFIG_SYS_OR5_PRELIM;
  86. memctl->br5 = CONFIG_SYS_BR5_PRELIM;
  87. #endif
  88. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  89. memctl->or6 = CONFIG_SYS_OR6_PRELIM;
  90. memctl->br6 = CONFIG_SYS_BR6_PRELIM;
  91. #endif
  92. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  93. memctl->or7 = CONFIG_SYS_OR7_PRELIM;
  94. memctl->br7 = CONFIG_SYS_BR7_PRELIM;
  95. #endif
  96. /* enable the timebase bit in HID0 */
  97. set_hid0(get_hid0() | 0x4000000);
  98. /* enable EMCP, SYNCBE | ABE bits in HID1 */
  99. set_hid1(get_hid1() | 0x80000C00);
  100. }
  101. /*
  102. * initialize higher level parts of CPU like timers
  103. */
  104. int cpu_init_r(void)
  105. {
  106. #if (CONFIG_NUM_CPUS > 1)
  107. setup_mp();
  108. #endif
  109. return 0;
  110. }
  111. /* Set up BAT registers */
  112. void setup_bats(void)
  113. {
  114. write_bat(DBAT0, CONFIG_SYS_DBAT0U, CONFIG_SYS_DBAT0L);
  115. write_bat(IBAT0, CONFIG_SYS_IBAT0U, CONFIG_SYS_IBAT0L);
  116. write_bat(DBAT1, CONFIG_SYS_DBAT1U, CONFIG_SYS_DBAT1L);
  117. write_bat(IBAT1, CONFIG_SYS_IBAT1U, CONFIG_SYS_IBAT1L);
  118. write_bat(DBAT2, CONFIG_SYS_DBAT2U, CONFIG_SYS_DBAT2L);
  119. write_bat(IBAT2, CONFIG_SYS_IBAT2U, CONFIG_SYS_IBAT2L);
  120. write_bat(DBAT3, CONFIG_SYS_DBAT3U, CONFIG_SYS_DBAT3L);
  121. write_bat(IBAT3, CONFIG_SYS_IBAT3U, CONFIG_SYS_IBAT3L);
  122. write_bat(DBAT4, CONFIG_SYS_DBAT4U, CONFIG_SYS_DBAT4L);
  123. write_bat(IBAT4, CONFIG_SYS_IBAT4U, CONFIG_SYS_IBAT4L);
  124. write_bat(DBAT5, CONFIG_SYS_DBAT5U, CONFIG_SYS_DBAT5L);
  125. write_bat(IBAT5, CONFIG_SYS_IBAT5U, CONFIG_SYS_IBAT5L);
  126. write_bat(DBAT6, CONFIG_SYS_DBAT6U, CONFIG_SYS_DBAT6L);
  127. write_bat(IBAT6, CONFIG_SYS_IBAT6U, CONFIG_SYS_IBAT6L);
  128. write_bat(DBAT7, CONFIG_SYS_DBAT7U, CONFIG_SYS_DBAT7L);
  129. write_bat(IBAT7, CONFIG_SYS_IBAT7U, CONFIG_SYS_IBAT7L);
  130. return;
  131. }
  132. #ifdef CONFIG_ADDR_MAP
  133. /* Initialize address mapping array */
  134. void init_addr_map(void)
  135. {
  136. int i;
  137. ppc_bat_t bat = DBAT0;
  138. phys_size_t size;
  139. unsigned long upper, lower;
  140. for (i = 0; i < CONFIG_SYS_NUM_ADDR_MAP; i++, bat++) {
  141. if (read_bat(bat, &upper, &lower) != -1) {
  142. if (!BATU_VALID(upper))
  143. size = 0;
  144. else
  145. size = BATU_SIZE(upper);
  146. addrmap_set_entry(BATU_VADDR(upper), BATL_PADDR(lower),
  147. size, i);
  148. }
  149. #ifdef CONFIG_HIGH_BATS
  150. /* High bats are not contiguous with low BAT numbers */
  151. if (bat == DBAT3)
  152. bat = DBAT4 - 1;
  153. #endif
  154. }
  155. }
  156. #endif